The copyright of this thesis vests in the author. No quotation from it or information derived from it is to be published without full acknowledgement of the source. The thesis is to be used for private study or non-commercial research purposes only.

Published by the University of Cape Town (UCT) in terms of the non-exclusive license granted to UCT by the author.
VIABILITY STUDY TO IMPLEMENT PEAK LOAD SHAVING AT UCT MEDICAL SCHOOL

(BSc Eng) Antonio M M Cornelio

Thesis presented for the degree of Master of Science in Engineering. In the Department of Electrical Engineering University of Cape Town, March 2007
Declaration

I know the meaning of plagiarism and declare that all of the work in the document, save for that which is properly acknowledged, is my own.

Antonio M. M. Cornelio

31 March 2007
Acknowledgements

First, I would like to thank GOD the Father, the Son and the Holy Spirit, for the amazing love, peace, and support throughout this Master thesis and above the salvation through the blood of Jesus Christ.

I would like to thank all the people, who direct or indirectly contributed to this master thesis, however special thanks go to:

To my parents, brother, sisters, cousin, aunts, uncles, nieces and nephews thank you so much for your unending love.

Michel Malengret (Power Electronics and Power Engineering senior lecturer), who supervised this master research, for his support and advice when my ideas were so obscure.

Prof. Martin Braae (Control and Instrumentation professor), I am grateful for his undying support and wisdom throughout the master thesis relating to control designing issues.

Prof. Trevor Gaunt (Power Networks and Power Engineering Professor), I am thankful for his wisdom in logical thinking and thesis structure.

Dr Hugh Douglas, which helped me to see how important is modeling any system mathematically.

To UCT writing centre, Lucia Thesen and Pippin Anderson for correcting my English grammar and style error.

The power team: Chris Wozniak for his technical support in assembling the prototype. Paul Barendse, Ritesh Lutchman, Gregory Bathfield, Kevin Reeves, Mpho Nyantumba, Chris Goldschmidt, Wayne Smith.
Acknowledgements

To Edsel Ford (senior professional officer for bulk metering operation) for helping me gathering all UCT Medical school load profile

Cliff Hardman (technical services manager) and Mervin Barry (sales engineer) of First National Battery SA Company. For their help in guiding me choosing the right lead-acid battery and calculating the right cost.

To MLT drives team for helping me understating DSP programming even deeper.

To all my BP colleagues specially: António Guerra and Eric Jones for their undying support in reading through my entire work and giving suggestion. To Emmery Macedo Joao Muteba for challenging my thinking.

And to all my brothers and sister in Christ, who have being praying for me.
Synopsis

This Master thesis investigates the application of Peak Load Shaving (PLS) at University of Cape Town Medical School (UCTMS). The purpose was to decrease the monthly maximum demand (MMD) in kVA such that UCTMS monthly electricity bill is decreased. It was purposed that implementing a three-phase inverter in conjunction with a lead-acid battery at UCTMS for PLS is technical and financial viable.

Five-year UCTMS MMD data history was gathered from UCT maintenance office as well as eight-month UCTMS load profile, which was gathered using the available electrical meter at Electrical Department Substation for Medical School at Falmouth Road.

Control strategies studies from previous works enabled the quickly synchronization of the three-phase inverter to a three-phase grid. It gave a good quality balanced control of the three-phase currents through the filter inductors, consequently gave a good quality control of the real and reactive power.

Secondly a PLS algorithm (PLSA) was developed, which had the aim of setting a threshold point (TP) to prevent the MMD supplied to UCTMS to surpass the TP. In addition, the PLSA in conjunction with designed controllers would charge the battery at unity power factor (PF), whenever the MD is below the set TP and discharge at the same PF conversely, hence limiting the MMD at the TP.

To test the purposed PLS topology, simplorer simulator was used, where two daily UCTMS load profile were simulated. The controls design and PLSA were implemented and the result showed that implementing PLS at UCTMS is technical viable. In practice, a prototype was built to show the synchronization of the three-phase inverter with three-phase grid by using a digital phase locked loop PI-based controller implemented in a DSP chip.
100kVA lead-acid battery system with 12-year lifetime was sized using UCTMS load profile. The initial capital cost to install 100kVA PLS system was R1,353,000.00. With 2004 tariff structure, the MD yearly saving was R23,016.00. After investigating different scenarios, it was concluded that the project would be financially viable at demand charge of R142.36 or higher and percentage increase of demand charge of 3.51%.
# Table of Contents

Declaration .......................................................................................................................... ii
Acknowledgements ............................................................................................................... iii
Synopsis ................................................................................................................................. v
Table of contents ................................................................................................................. vii
List of figures .................................................................................................................... xii
List of Oscilloscope_Results ............................................................................................ xvii
List of Power_Analyser_Results ....................................................................................... xviii
List of photos ..................................................................................................................... xix
List of tables ...................................................................................................................... xx
List of abbreviations ....................................................................................................... xxii
List of symbols ............................................................................................................... xxiv

1 Introduction ................................................................................................................... 1
   1.1 Subject of This Thesis ............................................................................................ 1
   1.2 Background to the study ...................................................................................... 1
      1.2.1 Load Scheduling .............................................................................................. 3
      1.2.2 Generation ....................................................................................................... 4
      1.2.3 Load Shedding .................................................................................................. 4
      1.2.4 University of Cape Town Medical School ....................................................... 5
   1.3 Hypothesis to be tested ......................................................................................... 9
   1.4 Objectives ............................................................................................................. 9
   1.5 Limitations ........................................................................................................... 10

2 Sizing a Three-phase Inverter and Battery system for Peak Load Shaving for University of Cape Town Medical School ....................................................... 11
   2.1 Electrical Department Substation for Medical School at Falmouth Road .............. 11
   2.2 University of Cape Town Medical School Load ................................................... 13
   2.3 University of Cape Town Medical School data analysis ..................................... 14
      2.3.1 Optimum Peak Load Shaving for UCTMS ....................................................... 18
      2.3.2 University of Cape Town Medical School monthly saving by using 100kVA or 200kVA three-phase inverter .............................................................. 25
# Table of Contents

2.3.3 Energy required to supply the UCT Medical School at peak time using the 100kVA and 200kVA Inverter ................................................................. 27

2.4 Batteries Sizing ......................................................................................................... 32

2.4.1 Different energy storage .................................................................................. 32

2.4.2 First National Battery Lead-Acid Batteries ..................................................... 34

2.4.2.1 Raylite Tubular Cells........................................................................ 34

2.4.3 Multi-stage charging of a lead-acid battery .................................................... 35

2.4.4 Raylite battery Capacity Calculation .............................................................. 37

2.5 Chapter Summary ..................................................................................................... 38

3 Choice of the Three-Phase Inverter Topology .......................................................... 40

3.1 Introduction .............................................................................................................. 40

3.2 Voltage Source and Current Source Inverter for Power Quality ......................... 41

3.3 Three-phase inverter Topology ............................................................................... 42

3.4 Control Design .......................................................................................................... 44

3.4.1 Phase Locked Loop Controller........................................................................ 45

3.4.1.1 Design of PLL PI-based using Clarke and Park Transformation .... 47

3.4.1.2 PLL PI-based controller gain parameters calculation ...................... 50

3.4.1.3 PLL PI-based Controller in digital form .......................................... 51

3.4.1.4 PLL PI-based algorithm implementation ......................................... 55

3.4.2 Minor Loop Current Controller....................................................................... 58

3.4.3 Real and reactive power flow representation in stationary and rotating reference plane ................................................................. 62

3.4.4 Peak Load shaving Algorithm ....................................................................... 65

3.4.4.1 Threshold algorithm ......................................................................... 66

3.4.4.2 Battery charging and discharging algorithm .................................... 69

3.5 Chapter Summary ..................................................................................................... 72

4 Modeling and simulation of chosen topology in Simploter Version 7 to identify control algorithm for peak shaving and provide foundation for control software... 73

4.1 Modeling of the three-phase supply ..................................................................... 73

4.2 Modeling of the three-phase Load ....................................................................... 76

4.2.1 Changing Load with a switch ........................................................................ 76
<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.2.2 Modeling of the actual changing load profile of UCTMS in Simplorer</td>
<td>81</td>
</tr>
<tr>
<td>4.3 Modeling of the three-phase Inverter</td>
<td>87</td>
</tr>
<tr>
<td>4.4 Modeling of the three-phase Transformer</td>
<td>88</td>
</tr>
<tr>
<td>4.4.1 Single-Phase Transformer in Simplorer</td>
<td>89</td>
</tr>
<tr>
<td>4.4.2 Three-Phase Y-Δ Transformer in Simplorer</td>
<td>95</td>
</tr>
<tr>
<td>4.5 Modeling of the Battery</td>
<td>96</td>
</tr>
<tr>
<td>4.6 Modeling of the low pass filter</td>
<td>98</td>
</tr>
<tr>
<td>4.6.1 Three-phase Low-pass filter</td>
<td>100</td>
</tr>
<tr>
<td>4.7 Full simulation Models connected</td>
<td>101</td>
</tr>
<tr>
<td>4.7.1 Simulation sequence flow</td>
<td>103</td>
</tr>
<tr>
<td>4.8 Simulation measurement taken and data manipulation</td>
<td>104</td>
</tr>
<tr>
<td>4.9 Simulation of Control Design</td>
<td>106</td>
</tr>
<tr>
<td>4.9.1 Phase Locked Loop PI-based Control Simulation</td>
<td>106</td>
</tr>
<tr>
<td>4.9.2 Simulation of Space Vector Pulse Width Modulation</td>
<td>110</td>
</tr>
<tr>
<td>4.9.3 Current Loop Control and power calculator Simulation</td>
<td>120</td>
</tr>
<tr>
<td>4.10 Peak Load Shaving Simulation</td>
<td>124</td>
</tr>
<tr>
<td>4.11 Chapter Summary</td>
<td>130</td>
</tr>
<tr>
<td>5 Hardware and Software Design</td>
<td>132</td>
</tr>
<tr>
<td>5.1 Hardware design</td>
<td>133</td>
</tr>
<tr>
<td>5.1.1 Three-phase supply</td>
<td>133</td>
</tr>
<tr>
<td>5.1.2 Three-Phase Load Design</td>
<td>135</td>
</tr>
<tr>
<td>5.1.3 Battery storage</td>
<td>137</td>
</tr>
<tr>
<td>5.1.4 Three-Phase Inverter</td>
<td>138</td>
</tr>
<tr>
<td>5.1.5 Three-phase low pass filter</td>
<td>140</td>
</tr>
<tr>
<td>5.1.6 Three-Phase Transformer</td>
<td>141</td>
</tr>
<tr>
<td>5.2 Software design</td>
<td>143</td>
</tr>
<tr>
<td>5.2.1 Voltage sensors design</td>
<td>144</td>
</tr>
<tr>
<td>5.2.1.1 AC voltage transducer LEM design</td>
<td>145</td>
</tr>
<tr>
<td>5.2.1.2 DC voltage transducer LEM design</td>
<td>148</td>
</tr>
<tr>
<td>5.2.2 Interface board design</td>
<td>150</td>
</tr>
<tr>
<td>5.2.3 Digital signal processor controller</td>
<td>152</td>
</tr>
</tbody>
</table>
Table of Contents

5.2.3.1 The TMS320LF2407A ................................................................... 154
5.2.3.2 Digital representation of all the signals .......................................... 156
5.2.3.3 Signals Transformation to real values inside the DSP .............. 156
5.2.3.4 DSP Fixed-Point arithmetic ............................................................ 157
5.3 Chapter Summary ................................................................................................... 159

6 Result and discussion .......................................................................................... 160
6.1 Laboratory Result ................................................................................................... 160
  6.1.1 Three-Phase transformer line to line voltage from lower side .......... 160
  6.1.2 Clarke transformation result ............................................................... 161
  6.1.3 Three-phase grid phase angle result .................................................. 162
  6.1.4 Parke Transformation result ............................................................... 163
  6.1.5 Phase Locked Loop controller result ................................................... 166
6.2 Financial look in the project ............................................................................... 175
  6.2.1 Battery Cost ........................................................................................ 176
  6.2.2 Battery maintenance cost ................................................................. 177
  6.2.3 Raylite Tubular cell battery scrap recovery value .............................. 177
  6.2.4 Total capital cost ............................................................................... 178
  6.2.5 Yearly savings calculation ................................................................. 179
  6.2.6 Net present value and break-even analysis ....................................... 180
6.3 Chapter Summary ................................................................................................... 185

7 Conclusion ................................................................................................................... 187

8 Recommendation ........................................................................................................ 188

Reference ........................................................................................................................ 189

Appendices ..................................................................................................................... 192

AUCTMS tables results for the load profile analysis ................................................. 194
B Raylite Tubular RCT datasheet ................................................................................. 201
C Clarke and Park Transformation Analysis .............................................................. 212
  C.1 Derivation of Clarke Transform .................................................................... 213
  C.2 Derivation of Park Transform .................................................................... 217
D PLL Equation Derivation ......................................................................................... 228
E Current Controller Equation Derivation .................................................................... 234
# Table of Contents

**F Three-phase transformer analysis** ................................................................. 240
F.1 Single-Phase three winding transformer ......................................................... 240
F.2 Practical single-phase three winding transformer ............................................. 243
F.3 No-Load and Shorted-circuit Test ................................................................. 245
  F.3.1 No-Load Test: ....................................................................................... 246
  F.3.2 Shorted-Circuit Test: ............................................................................. 247
F.4 Implementation of the practical single-phase transformer parameter into simplorer single-phase transformer .............................................................................................. 250
F.5 Construction of the three-phase Transformer from the single-phase transformers 251

**G Simpiorer Block functions** ............................................................................ 254
G.1 Initial conditions block .................................................................................. 254
G.2 Three-Phase Grid Equation Block ................................................................. 254
G.3 Three-phase load equation block ................................................................... 256
G.4 Three-phase inverter equation block ............................................................. 261
G.5 SVPWM equation block ................................................................................ 263
G.6 Peak shaving equations charging and discharging block .............................. 269

**H Voltage Transducer LV 25-P** ....................................................................... 273

**I DSP board and interface circuit diagram** ......................................................... 277

**J C-language PLL PI-based controller algorithm code** ................................... 285

**K Net Present Value and Break-Even results** ................................................... 317
List of figures

Figure 1.2-1: Maximum demand shaved substantially to decrease the expense to the customer [5] .................................................................................................................................................. 2
Figure 1.2.1-1: Peak shaving using the load schedule technique [5] ........................................................................................................ 3
Figure 1.2.3-1: non-critical load being disconnected when maximum demand is reached [5] ............................................................................................................................................... 5
Figure 1.2.4-1: 2000 and 2005 load profile for UCTMS .................................................................................................................. 7
Figure 2.1-1: Schematic of the electrical department substation for medical school at Falmouth road ...................................................................................................................................... 12
Figure 2.3-1: UCTMS eight month period of load profile ....................................................................................................................... 15
Figure 2.3-2: UCTMS December Load profile ......................................................................................................................................... 16
Figure 2.3-3: Graphical representation of Apparent, real and reactive power .......................................................................................... 18
Figure 2.3.1-1: Apparent power at unity power factor ............................................................................................................................ 19
Figure 2.3.1-2: Total capacity drawn by UCTMS load on day 3 ........................................................................................................ 19
Figure 2.3.1-3: New system capacity for UCTMS after supplying power from 100kVA and 200kVA 3-phase inverter at unity PF respectively .......................................................................................................................................................... 21
Figure 2.3.1-4: New system capacity for UCTMS after supplying power from 100kVA and 200kVA three-phase inverter at zero PF respectively ......................................................................................................................................... 22
Figure 2.3.1-5: New system capacity for UCTMS for the best peak shaving due to 100kVA and 200kVA three-phase inverter respectively ............................................................................................................................................. 23
Figure 2.3.3-1: Maximum daily load profile for the month of December represented as half an hour strip ........................................................................................................................................................................... 27
Figure 2.3.3-2: Maximum daily load profile for the month of December for UCTMS represented as continuous line ................................................................................................................................................... 29
Figure 2.3.3-3: UCT medical school load profile shaved by 100kVA ........................................................................................................ 30
Figure 2.3.3-4: UCT medical school load profile shaved by 200kVA ........................................................................................................ 30
Figure 2.4.3-1: Lead-acid battery multi-stage charging [10] ......................................................................................................................... 37
Figure 3.3-1: Three-phase inverter topology .................................................................................................................................................. 43
Figure 3.4.1-1: Block diagram of PLL PI-based controller [14] .................................................................................................................. 45
Figure 3.4.1.1-1: Simplified block diagram for PLL PI-based Controller[14] .............................................................................................. 48
List of Figures

Figure 3.4.1.3-1: Representation of ZOH approximation [24] ................................................. 52
Figure 3.4.2-1: Single-phase grid-tie inverter ......................................................................... 59
Figure 3.4.2-2: Block diagram of current controller ............................................................... 61
Figure 3.4.3-1: Power Calculator ............................................................................................ 64
Figure 3.4.3-2: Minor loop current controller in conjunction with power calculator .......... 65
Figure 3.4.4.1-1: Threshold settings profile .......................................................................... 67
Figure 3.4.4.1-2: Threshold algorithm flow chart ................................................................. 68
Figure 3.4.4.2-1: Peak Load Shaving algorithm flow chart .................................................... 70
Figure 3.4.4.2-2: Complete control design block diagram for peak load shaving ............... 71
Figure 4.1-1: Three-phase source representation in Simplorer ............................................. 74
Figure 4.1-2: Voltage source input parameter in simplorer simulation .............................. 74
Figure 4.1-3: Positive sequence Three-phase Balanced Source ......................................... 75
Figure 4.1-4: Simulation of the three-phase source and three-phase load ......................... 77
Figure 4.1-5: Three-phase Power drawn by the three-phase Load ...................................... 79
Figure 4.1-6: Lookup table pulse characteristic ................................................................... 79
Figure 4.1-7: Simulated power factor of 0.95 .................................................................... 79
Figure 4.1-8: Three-phase load current drawn by each phase ........................................... 80
Figure 4.1-9: Simplorer equation block ............................................................................... 80
Figure 4.2.1-1: Simplified VCT medical school substation represented as block diagram  .................................................................................................................. 82
Figure 4.2.1-2: Simplified VCT medical school substation represented as circuit diagram ........................................................................................................ 82
Figure 4.2.1-3: Voltage Current triangle ............................................................................... 84
Figure 4.2.1-4: UCTMS load inductor values ..................................................................... 85
Figure 4.2.1-5: UCTMS load resistor values ..................................................................... 85
Figure 4.2.2-1: Simulation of UCT medical school load profile .......................................... 86
Figure 4.2.2-2: Simulated three-phase real power drawn by UCT medical school .......... 86
Figure 4.2.2-3: Three-phase real power drawn by UCT medical school .......................... 87

xiii
List of Figures

Figure 4.3-1: Simplorer IGBT SEMIKRON model SKM 200GB123D............................... 87
Figure 4.3-2: three-phase inverter models in Simplorer .................................................. 88
Figure 4.4.1-1: linear two winding transformer .............................................................. 89
Figure 4.4.1-2: linear two winding transformer contents, [31]........................................ 89
Figure 4.4.1-3: Linear Two-winding transformer input panel for transformer A ............. 90
Figure 4.4.1-4: Single-phase transformers A, B and C .................................................. 91
Figure 4.4.1-5: Single-phase transformers A, B and C voltage and current waveform at
no-load ............................................................................................................................ 92
Figure 4.4.1-6: Single-phase transformers A, B and C voltage and current data result at
no-load ............................................................................................................................ 93
Figure 4.4.1-7: Single-phase transformers A, B and C voltage and current waveform at
full-load ........................................................................................................................... 94
Figure 4.4.1-8: Single-phase transformers A, B and C, voltage and current data result at
full-load ........................................................................................................................... 94
Figure 4.4.2-1: Three-phase Y-Δ transformer in Simplorer, it was assembled using three
single-phase linear transformers ................................................................................... 95
Figure 4.4.2-2: Three-phase transformer primary and secondary voltages ................. 96
Figure 4.4.2-3: three-phase Y-Δ transformer voltage signals information ................. 96
Figure 4.5-1: Model of a lead acid battery in Simplorer ............................................... 97
Figure 4.5-2: battery input panel ...................................................................................... 97
Figure 4.6-1: Single-phase representation of LC low pass filter ................................... 98
Figure 4.6-2: Low-pass filter response [33] ................................................................... 100
Figure 4.6.1-1: Three-phase LC low-pass filter .......................................................... 100
Figure 4.6.1-2: Three-phase LC low-pass filter .......................................................... 101
Figure 4.7-1: full simulation models connected ............................................................ 102
4.7.1-1: Simulation flow chart ...................................................................................... 103
Figure 4.7.1-2: Simplorer initial and equation blocks .................................................... 104
Figure 4.9.1-1: Block diagram of PLL PI-based controller in Simplorer ....................... 107
Figure 4.9.1-2: PLL PI-based controller simulated in simplorer student version ........... 108
Figure 4.9.1-3: simplorer integral block definition [30] ................................................. 109
Figure 4.9.1-4: Phase locked loop response with alpha equals to 2.4 ............................... 109
List of Figures

Figure 4.9.1-5: Phase locked loop response with alpha equals to 30.............................. 110
Figure 4.9.2-1: Representation of the three-phase inverter switching states in the
stationary reference plane [17]................................................................................ 112
Figure 4.9.2-2: Representation of the three-phase inverter switching states in the
stationary reference plane for the maximum modulation index [17]...................... 115
Figure 4.9.2-3: line-to-line voltage signals and voltage signals in the stationary reference
.................................................................................................................................. 117
Figure 4.9.2-4: SVPWM sector selection ................................................................... 117
Figure 4.9.2-5: SVPWM reference signals ............................................................. 118
Figure 4.9.2-6: Comparison of the reference signals with a high frequency triangle
waveform......................................................................................................................... 119
Figure 4.9.2-7: SVPWM pulses in the first sector ..................................................... 120
Figure 4.9.3-1: Three-phase inverter voltage phase locked with the three-phase grid ... 121
Figure 4.9.3-2: Power calculator in conjunction with minor loop current controller
implemented in simploter. .............................................................................................. 121
Figure 4.9.3-3: Real part of the rotating reference plane current through the inductor filter
tracking a reference current......................................................................................... 122
Figure 4.9.3-4: Imaginary part of the rotating reference plane current through the inductor
filter tracking a reference current.................................................................................. 123
Figure 4.9.3-5: Minor loop current controller results .................................................. 124
Figure 4.10-1: Two days load profile for UCTMS and the set threshold ................. 125
Figure 4.10-2: peak load shaved .................................................................................. 126
Figure 4.10-3: Battery voltage and current results...................................................... 127
Figure 4.10-4: Three-phase inverter inductor currents at charging and discharge mode 128
Figure 4.10-5: Three-phase inverter inductor currents at charging mode................... 128
Figure 4.10-6: Three-phase inverter inductor currents at discharging mode............. 128
Figure 4.10-7: Three-phase source, three-phase inverter and three-phase load phase A
currents at charging mode............................................................................................ 129
Figure 4.10-8: Three-phase source, three-phase inverter and three-phase load phase A
currents at discharging mode. ...................................................................................... 130
Figure 5.1.4-1: Semikron IGBT modules, the SKM200GB123D ............................... 138
List of Figures

Figure 5.2.1-1: Voltage LEM Connection drawing ..................................................... 145
Figure 5.2.2-1: Inverting amplifiers assembled on the interface board .................... 151
Figure 5.2.3.1-1: 240xA Device Architecture [37] ..................................................... 155
Figure C.1-1: Zero, Positive and Negative sequence phasor [29] ......................... 214
Figure C.2-1: Phasor diagram of positive sequence connection............................ 218
Figure C.2-2: Positive Clarke Transformation applied on a positive sequence three-phase connection ........................................................................................................... 219
Figure C.2-3: Negative Clarke Transformation applied on a positive sequence three-phase connection ........................................................................................................... 220
Figure C.2-4: Alpha-Beta reference frame .............................................................. 223
Figure C.2-5: Rotating reference frame (dq) and Stationary reference frame (αβ).[22]. 223
Figure F.1-1: schematic representation of the ideal single-phase three winding
 transformer .............................................................................................................. 241
Figure F.2-1: schematic representation of the practical single-phase three winding
 transformer .............................................................................................................. 244
Figure F.2-2: schematic representation of the practical single-phase two winding
 transformer .............................................................................................................. 244
Figure F.3-1: Approximate equivalent circuits ....................................................... 245
Figure F.3.1-1: No-load equivalent circuit [7] ......................................................... 247
Figure F.3.2-1: Equivalent circuit derived by shorted-circuit test [7] ....................... 248
Figure F.5-1: Y-Δ three-phase transformer connections .............................................. 252
Figure G.3-1: Three-phase grid supply current alpha and beta and three-phase inverter
 current alpha and beta ............................................................................................. 259
Figure G.3-2: Calculated three-phase load current alpha and beta ....................... 259
List of Oscilloscope_Results

Oscilloscope_Result 5.1.6-1: Three-phase transformer primary phase voltage in channel 1 and the corresponded secondary phase voltage in channel 2 ........................................ 142
Oscilloscope_Result 5.1.6-2: Three-phase transformer primary voltage line to line in channel 1 and corresponded secondary voltage line to line in channel 2 ............... 142
Oscilloscope_Result 6.1.1-1: Three-phase transformer line-to-line secondary voltage ................................................................. 160
Oscilloscope_Result 6.1.2-1: Result of Clarke Transformation ................................................................. 161
Oscilloscope_Result 6.1.3-1: Three-phase grid angle, theta ................................................................. 163
Oscilloscope_Result 6.1.4-1: Result of the three-phase grid $V_{\alpha}$ and $V_{d}$ ................................................................. 165
Oscilloscope_Result 6.1.4-2: Result of the three-phase grid $V_{\alpha}$ and $V_{q}$ ................................................................. 165
Oscilloscope_Result 6.1.5-1: Result of the $\gamma$ synchronizing with $\theta$, using $\alpha=2.4$ and the previous value of the output of the PI controller ................................................................. 167
Oscilloscope_Result 6.1.5-2: Result of the $\gamma$ synchronizing with $\theta$, using $\alpha=30$ and the previous value of the output of the PI controller ................................................................. 168
Oscilloscope_Result 6.1.5-3: Result of the $\gamma$ synchronizing with $\theta$, using $\alpha=2.4$ and the present value of the output of the PI controller ................................................................. 168
Oscilloscope_Result 6.1.5-4: Result of the $\gamma$ synchronizing with $\theta$, using $\alpha=30$ and the present value of the output of the PI controller ................................................................. 169
Oscilloscope_Result 6.1.5-5: Result of the inverter voltage synchronizing with grid voltage, using $\alpha=30$ and the previous value of the output of the PI controller ...... 170
Oscilloscope_Result 6.1.5-6: Result of the inverter voltage synchronizing with grid voltage, using $\alpha=30$ and the present value of the output of the PI controller ...... 171
Oscilloscope_Result 6.1.5-7: Result of the inverter voltage synchronizing with grid voltage, using $\alpha=2.4$ and the present value of the output of the PI controller ...... 172
Oscilloscope_Result 6.1.5-8: Result of the inverter voltage synchronizing with grid voltage, using $\alpha=2.4$ and the present value of the output of the PI controller ...... 173
List of Power_Analyser_Results

Power_Analyser_Result 5.1.1-1: UCT machine lab line-to-line three-phase voltage. ... 134
Power_Analyser_Result 5.1.1-2: Harmonics content at UCT machine laboratory three-phase supply voltage. ........................................................... 135
Power_Analyser_Result 5.1.2-1: Three-phase load capacity before and after closing S_{W2} .............................................................. 137
List of photos

Photo 5-1: Laboratory prototype ..................................................................................... 133
Photo 5.1.1-1: UCT machine laboratory three-phase supply, connected in positive
sequence .................................................................................................................. 134
Photo 5.1.2-1: Three-phase Load made of resistors and inductors ......................... 136
Photo 5.1.3-1: Lead-acid battery used in the lab for this thesis ......................... 137
Photo 5.1.3-2: Eight Lead-acid batteries assembled to make 96V dc bus .......... 138
Photo 5.1.4-1: Three-phase inverter used in the lab ............................................. 139
Photo 5.1.4-2: Voltage level shifter ......................................................................... 140
Photo 5.1.5-1: Low-pass filter inductor ................................................................. 140
Photo 5.1.6-1: Practical single-phase three winding transformer connected as Y-Δ three-
phase transformer ................................................................................................. 141
Photo 5.2.2-1: Interface board .................................................................................... 150
Photo 5.2.2-2: Potentiometers for power angle and voltage magnitude control .... 151
Photo 5.2.3-1: Texas Instrument DSP, TMS320LF2407A ..................................... 154
Photo F.1-1: Single-phase three winding transformer information plate ............. 240
Photo F.1-2: Single-phase three winding transformer photo .................................. 241
List of tables

Table 1.2.4-1: 6 year MD history for UCTMS ................................................................. 7
Table 2.3-1: Electricity tariffs for commercial consumers [4]................................. 17
Table 2.3.1-1: New public utility power factor after using the three-phase inverters at unity PF ................................................................................................................. 21
Table 2.3.1-2: New public utility power factor after using the three-phase inverters as PF correction unit ........................................................................................................... 22
Table 2.3.1-3: Table to illustrate the different scenarios of PLS to be able to choose the optimum peak shaving for UCTMS .............................................................................. 24
Table 3.4.1.2-1: Table of the PI controller gains and constant .................................. 51
Table 4.1-1: Simploter Reference arrows system [28] ............................................... 75
Table 4.9.2-1: three-phase VSI switches states .......................................................... 111
Table 4.9.2-2: states time relation in each sector ...................................................... 114
Table 4.9.2-3: Space Vector reference voltages for each phase ................................ 118
Table 4.9.3-1: Minor loop current controller PI control gains ................................ 122
Table 5.2.1.1-1: AC voltage transducer calculated parameters ................................. 148
Table 5.2.1.1-2: AC voltage transducer actual parameters ....................................... 148
Table 5.2.1.2-1: DC voltage transducer calculated parameters .................................. 149
Table 5.2.1.2-2: DC voltage transducer actual parameters ....................................... 149
Table 6.2.4-1: Some system item cost ....................................................................... 178
Table 6.2.5-1: Project yearly saving and demand charge for the period of 12 years .... 180
Table 6.2.6-1: Project cash inflow for the period of 12 years ..................................... 181
Table 6.2.6-2: Scenario2 percentage rate increased of demand charge .................... 183
Table 6.2.6-3: Scenario2 increase in demand charge only ....................................... 184
Table A-1: UCT Medical school MD data recorded from Electricity bills and actual data ........................................................................................................................................... 194
Table A-2: UCT Medical school Ideal Threshold Line for each Month for 100kVA three-phase inverter ............................................................................................................. 194
Table A-3: Inverter capacity used for the 100kVA three-phase inverter on 3rd of December .......................................................................................................................... 194
List of Tables

Table A-4: Inverter capacity used for the 200kVA three-phase inverter on 3rd of December ................................................................. 195
Table A-5: 100kVA Three-phase inverter at different PF ................................................................................................................ 195
Table A-6: 200kVA Three-phase inverter at different PF ................................................................................................................ 196
Table A-7: Energy supplied by the 100kVA three-phase inverter for the 3rd ............................................................................. 196
Table A-8: Energy supplied by the 200kVA three-phase inverter for the 3rd ............................................................................. 197
Table A-9: Maximum energy in kWh supplied by 100kVA three-phase inverter .......................................................... 197
Table A-10: Maximum energy in kWh supplied by 200kVA three-phase inverter .......................................................... 197
Table A-11: Maximum energy supplied by the 100kVA three-phase inverter through the eight month period and its time duration .......................................................... 197
Table A-12: Maximum energy supplied by the 200kVA three-phase inverter through the eight month period and its time duration .......................................................... 198
Table A-13: Maximum daily Energy supplied by the 100kVA inverter at same PF as the source .......................................................... 198
Table A-14: Maximum daily Energy supplied by the 100kVA inverter at unity PF .......................................................... 198
Table A-15: Maximum daily Energy supplied by the 200kVA inverter at same PF as the source .......................................................... 199
Table A-16: Maximum daily Energy supplied by the 200kVA inverter at unity PF .......................................................... 199
Table F.3-1: No-load and shorted circuit test result for the three single-phase three winding transformer .......................................................... 245
Table F.3.2-1: Practical Single-Phase Transformer A ........................................................................................................ 249
Table F.3.2-2: Practical Single-Phase Transformer B ........................................................................................................ 249
Table F.3.2-3: Practical Single-Phase Transformer C ........................................................................................................ 249
Table F.4-1: Winding resistance and inductance for the three single-phase transformers .......................................................................................... 251
<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AC</td>
<td>Alternate Current</td>
</tr>
<tr>
<td>ADC</td>
<td>Analog-to-Digital Converter</td>
</tr>
<tr>
<td>BESS</td>
<td>Battery Energy Storage System</td>
</tr>
<tr>
<td>CSI</td>
<td>Current Source Inverter</td>
</tr>
<tr>
<td>CT</td>
<td>Current Transformer</td>
</tr>
<tr>
<td>CTM</td>
<td>Cape Town Municipality</td>
</tr>
<tr>
<td>DAC</td>
<td>Digital-to-Analogue Converter</td>
</tr>
<tr>
<td>DC</td>
<td>Direct Current</td>
</tr>
<tr>
<td>DG</td>
<td>Distributed Generation</td>
</tr>
<tr>
<td>DSM</td>
<td>Demand Side Management</td>
</tr>
<tr>
<td>DOD</td>
<td>Depth of discharge</td>
</tr>
<tr>
<td>DSP</td>
<td>Digital Signal Process</td>
</tr>
<tr>
<td>FES</td>
<td>Flywheel Energy Storage</td>
</tr>
<tr>
<td>FNB</td>
<td>First National Battery</td>
</tr>
<tr>
<td>IGBT</td>
<td>Insulated Gate Bipolar Transistor</td>
</tr>
<tr>
<td>MD</td>
<td>Maximum Demand</td>
</tr>
<tr>
<td>PF</td>
<td>Power Factor</td>
</tr>
<tr>
<td>PI</td>
<td>Proportional plus Integral</td>
</tr>
<tr>
<td>PLL</td>
<td>Phase-Locked Loop</td>
</tr>
<tr>
<td>PLS</td>
<td>Peak Load Shaving</td>
</tr>
<tr>
<td>rms</td>
<td>root mean square</td>
</tr>
<tr>
<td>SSM</td>
<td>Supply-Side Management</td>
</tr>
<tr>
<td>S/H</td>
<td>Sample-and-Hold</td>
</tr>
<tr>
<td>SMES</td>
<td>Superconducting Magnetic Energy Storage</td>
</tr>
<tr>
<td>SVPWM</td>
<td>Space Vector Pulse Width Modulation</td>
</tr>
<tr>
<td>UCTMS</td>
<td>University of Cape Town Medical School</td>
</tr>
<tr>
<td>VSI</td>
<td>Voltage Source Inverter</td>
</tr>
<tr>
<td>VT</td>
<td>Voltage Transformer</td>
</tr>
<tr>
<td>ZOH</td>
<td>Zero Order Hold</td>
</tr>
<tr>
<td>Abbreviation</td>
<td>Description</td>
</tr>
<tr>
<td>--------------</td>
<td>---------------------------</td>
</tr>
<tr>
<td>PV</td>
<td>Present Value</td>
</tr>
<tr>
<td>FV</td>
<td>Future Value</td>
</tr>
<tr>
<td>NPV</td>
<td>Net Present Value</td>
</tr>
</tbody>
</table>
# List of symbols

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Unit</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>$P$</td>
<td>[W]</td>
<td>Real power</td>
</tr>
<tr>
<td>$Q$</td>
<td>[Var]</td>
<td>Reactive power</td>
</tr>
<tr>
<td>$S$</td>
<td>[kVAr]</td>
<td>Apparent power</td>
</tr>
<tr>
<td>$p, q$</td>
<td>[W, Var]</td>
<td>setpoint for power calculator</td>
</tr>
<tr>
<td>$\delta$</td>
<td>[degree]</td>
<td>Power angle</td>
</tr>
<tr>
<td>$\theta$</td>
<td>[degree]</td>
<td>Theta, the three-phase grid phase angle</td>
</tr>
<tr>
<td>$\gamma$</td>
<td>[degree]</td>
<td>Gamma, the three-phase inverter phase angle</td>
</tr>
<tr>
<td>$X_{Link}$</td>
<td>[\Omega]</td>
<td>Link inductor reactance</td>
</tr>
<tr>
<td>$V_{Conv}$</td>
<td>[V]</td>
<td>Converter Voltage</td>
</tr>
<tr>
<td>$V_{Grid}$</td>
<td>[V]</td>
<td>Grid Voltage</td>
</tr>
<tr>
<td>$V_a, V_b, V_c$</td>
<td>[V]</td>
<td>Three-phase grid voltage A, B, C</td>
</tr>
<tr>
<td>$V_a, V_\beta$</td>
<td>[V]</td>
<td>Stationary orthogonal voltage, alpha and beta</td>
</tr>
<tr>
<td>$V_d, V_q$</td>
<td>[V]</td>
<td>Rotating orthogonal voltage.</td>
</tr>
<tr>
<td>$V_L$</td>
<td>[V]</td>
<td>Inductor Voltage</td>
</tr>
<tr>
<td>$V_{Conv_abc}$</td>
<td>[V]</td>
<td>Inverter variable voltage representation for the three phases</td>
</tr>
<tr>
<td>$V_{Grid_abc}$</td>
<td>[V]</td>
<td>Grid variable voltage representation for the three phases</td>
</tr>
<tr>
<td>$V_{L_abc}$</td>
<td>[V]</td>
<td>Inductor variable voltage representation for the three phases</td>
</tr>
<tr>
<td>$i_{LA}, i_{L_\beta}$</td>
<td>[A]</td>
<td>Stationary orthogonal currents for the inductors filter</td>
</tr>
<tr>
<td>$I_d, I_q$</td>
<td>[A]</td>
<td>Rotating orthogonal current</td>
</tr>
<tr>
<td>Symbol</td>
<td>Description</td>
<td></td>
</tr>
<tr>
<td>-------------</td>
<td>-----------------------------------------------------------------------------</td>
<td></td>
</tr>
<tr>
<td>$I_{Ld}, I_{Lq}$</td>
<td>Rotating orthogonal currents for the inductor filter</td>
<td></td>
</tr>
<tr>
<td>$g(s)$</td>
<td>Plant transfer function on s-plane</td>
<td></td>
</tr>
<tr>
<td>$k(s)$</td>
<td>Controller transfer function on s-plane</td>
<td></td>
</tr>
<tr>
<td>$q(s)$</td>
<td>Open loop transfer function on s-plane</td>
<td></td>
</tr>
<tr>
<td>$h(s)$</td>
<td>Zero order Hold transfer function on s-plane</td>
<td></td>
</tr>
<tr>
<td>$S(t)$</td>
<td>Signal on time domain</td>
<td></td>
</tr>
<tr>
<td>$g(z)$</td>
<td>Plant transfer function on z-domain</td>
<td></td>
</tr>
<tr>
<td>$k(z)$</td>
<td>Controller transfer function on $-z$-domain</td>
<td></td>
</tr>
<tr>
<td>$u(z)$</td>
<td>PI controller output signal on z-domain</td>
<td></td>
</tr>
<tr>
<td>$e(z)$</td>
<td>Error signal on z-domain</td>
<td></td>
</tr>
<tr>
<td>$y(z)$</td>
<td>Plant output signal on z-domain</td>
<td></td>
</tr>
<tr>
<td>$K_{p,pll}$</td>
<td>Phase Locked Loop proportional gain</td>
<td></td>
</tr>
<tr>
<td>$K_{l,pll}$</td>
<td>Phase Locked Loop integral gain</td>
<td></td>
</tr>
<tr>
<td>$K_l$</td>
<td>Plant, $g(s)$, integral gain</td>
<td></td>
</tr>
<tr>
<td>$T_{pll}$</td>
<td>Phase Locked Loop PI controller sample time</td>
<td></td>
</tr>
<tr>
<td>$T_s$</td>
<td>System sample time</td>
<td></td>
</tr>
<tr>
<td>$\omega_c$</td>
<td>Crossover frequency</td>
<td></td>
</tr>
<tr>
<td>$a$</td>
<td>Normalizing factor</td>
<td></td>
</tr>
<tr>
<td>$k$</td>
<td>Present value in discrete domain</td>
<td></td>
</tr>
<tr>
<td>$k+1$</td>
<td>Next value in discrete domain</td>
<td></td>
</tr>
<tr>
<td>$z$</td>
<td>Symbol for $z$-plane</td>
<td></td>
</tr>
<tr>
<td>$u_k$</td>
<td>Present value of the PI output signal in discrete or digital form.</td>
<td></td>
</tr>
<tr>
<td>$u_{k-1}$</td>
<td>Previous value of the PI output signal in discrete or digital form.</td>
<td></td>
</tr>
<tr>
<td>$y_k$</td>
<td>Present value of the plant output signal in discrete or digital form.</td>
<td></td>
</tr>
<tr>
<td>$y_{k-1}$</td>
<td>Previous value of the plant output signal in discrete or digital form.</td>
<td></td>
</tr>
<tr>
<td>$e_k$</td>
<td>Present value of the error signal in discrete or</td>
<td></td>
</tr>
<tr>
<td>Symbol</td>
<td>Units</td>
<td>Description</td>
</tr>
<tr>
<td>--------------------</td>
<td>-------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>$e_{k-1}$</td>
<td>[-]</td>
<td>Previous value of the error signal in discrete or digital form.</td>
</tr>
<tr>
<td>$\theta_{PLL_diff}$</td>
<td>[-]</td>
<td>Angle difference between the three-phase inverter and the three-phase grid in C code</td>
</tr>
<tr>
<td>$Fdbck_PLL$</td>
<td>[-]</td>
<td>Feedback signal of the PLL in C code</td>
</tr>
<tr>
<td>$err_k_PLL$</td>
<td>[-]</td>
<td>Present error value representation in the C code</td>
</tr>
<tr>
<td>$err_kl_PLL$</td>
<td>[-]</td>
<td>Previous error value representation in the C code</td>
</tr>
<tr>
<td>$Setpoint_PLL$</td>
<td>[-]</td>
<td>Setpoint representation in C code</td>
</tr>
<tr>
<td>$U_PLL$</td>
<td>[-]</td>
<td>Present PI output value representation of PLL in the C code</td>
</tr>
<tr>
<td>$U_kl_PLL$</td>
<td>[-]</td>
<td>Previous PI output value representation of PLL in the C code</td>
</tr>
<tr>
<td>$Y_PLL$</td>
<td>[-]</td>
<td>Present integral output value representation of PLL in the C code</td>
</tr>
<tr>
<td>$Y_kl_PLL$</td>
<td>[-]</td>
<td>Previous integral output value representation of PLL in the C code</td>
</tr>
<tr>
<td>$S_Source$</td>
<td>[VA]</td>
<td>Three-phase grid apparent power variable representation in Simplorer</td>
</tr>
<tr>
<td>$S_Load$</td>
<td>[VA]</td>
<td>Three-phase load apparent power variable representation in Simplorer</td>
</tr>
<tr>
<td>$S_conv_dumy$</td>
<td>[VA]</td>
<td>Three-phase inverter apparent power dummy variable to change the inverter setpoint power in Simplorer</td>
</tr>
<tr>
<td>$Thresh_new$</td>
<td>[VA]</td>
<td>the threshold value used in simplorer.</td>
</tr>
</tbody>
</table>
1 Introduction

1.1 Subject of This Thesis

The subject of this thesis is to investigate the application of Peak Load Shaving (PLS) technique to reduce the electricity bill at the University of Cape Town Medical School (UCTMS).

1.2 Background to the study

Electricity demand around the world has increased due to many reasons. In South Africa, rural electrification, commercial and industrial demand due to technological advancement, put a lot of stress on the supplier to increase generation capacity. In addition, new generation plants have to be commissioned to cater for the increased maximum demand (MD).

This action is called Supply-Side Management (SSM) [1]. The disadvantages of doing SSM are the following: Customers will continue to be ignorant of their usage of electricity, i.e. they would be using more electricity at peak time. Consequently, supplier has to spend huge amount of money to construct new generation plants or peak plants. Therefore, the peak plants would increase the MD charges seen by the customers.

Many commercial and industrial consumers are charged by the public utilities on the MD either in watts [W] or [VA]. According to Eskom’s definition, (Eskom is a South African national Electricity Supplier), MD is “the highest demand measured in a billing month during the chargeable times periods specified for each specific tariff” [2]. The reason behind it is to enable the public utilities to have enough money to be able to pay for the extra cost of maintaining the running of the peak substation [3]. The higher the MD or peak loads the more consumers causing this MD, must pay.
Chapter 1

The UCTMS is such a consumer. They are charged by Cape Town municipality on the MD in kVA, as well as on the energy and service charges at the end of each month at specific tariff [4].

The process of managing the peak or energy consumption on the customer side, to ensure that the MD is below a set threshold and that the system reliability is always acceptable, is called Demand Side Management (DSM) [1]. Thus, DSM has an important role to play. According to the American Department of Energy, the definition of DSM is "actions taken on the customer's side of the meter to change the amount or timing of energy consumption. Utility DSM programs offer a variety of measures that can reduce energy consumption and consumer energy expenses. Electricity DSM strategies have the goal of maximizing end-use efficiency to avoid or postpone the construction of new generating plants" [1].

In DSM, customers understand their demand usages during a day, a month or a year period. This helps them to manage it properly, thus avoiding paying the MD charges.

Figure 1.2-1 shows the savings that can be obtained by shaving a peak MD.

![Figure 1.2-1: Maximum demand shaved substantially to decrease the expense to the customer [5].](image)

Different PLS techniques can be used by consumers to avoid the higher peaks such as [5]: Load scheduling, generation and load shedding.
1.2.1 Load Scheduling

Load scheduling is a technique whereby customer loads that would cause the MD to exceed a set threshold are scheduled on different time of the day to prevent the MD from going above the set threshold. The information of load usage or timing is very essential for better implementation of this technique [5]. Figure 1.2.1-1 illustrates the load schedule scenario.

![Load Schedule Diagram](image)

Figure 1.2.1-1: Peak shaving using the load schedule technique [5]

The most obvious advantage of load scheduling is that the load peak power never goes above the set threshold. Thus this means that the utility machinery would be protected against the overloading effect it would be under if the MD would go above the set threshold line.

This is prevented by customer load being carefully planned to be spread throughout different times of the day. In this way, the MD would not go above the set threshold, which means that the supplier would supply constant power throughout the day.

Consequently, money would be saved on the cost of repairing or replacing the damaged items in the unit under stress and on the peak substation, as well as on the costumer bill.

Load Scheduling has a huge disadvantage on consumers where the load is continuously critical and the entire load must be on all the time. For instance in case of life support systems, hospitals and other equipment.
1.2.2 Generation

In the generation technique, the customer would set up an onsite generator that would be ready to supply the available power to cater for the extra power needed. Although the customer might exceed the MD, the public utility would see the power demand by the customer as below the set threshold. To be able to implement this technique so that it can be cost effective, a financial feasibility study of the fuel of the generator against the cost of a higher demand charge would need to be done [5].

If well implemented the generation technique would be a win-win situation for both customers and supplier. For the supplier the set threshold would not be surpassed by the customers MD even though in reality it did surpassed. However, this additional demand would be supplied by the backup generator.

Customers MD would be met even though the supplier would not be able to supply it. It has huge advantages for customers, who have all their loads as critical. Therefore, there would be no need to shed or schedule any load, as it would be on every time it would be needed because of the generation.

If the financial feasibility study of the generator fuel versus the cost of MD charge is not well implemented more expense will occur than saving.

1.2.3 Load Shedding

In load shedding, non-critical loads are the first to be disconnected whenever the MD is about to reach the set threshold. Figure 1.2.3-1 illustrates the scenario [5].
This procedure would enable customer critical load to be on continuously, which would increase costumer site operation and reliability as well as public utility operation reliability. In addition, blackouts would be prevented.

The disadvantage of load shedding technique is that, it cannot be implemented in the customer site that has the entire load as critical.

1.2.4 University of Cape Town Medical School

University of Cape Town medical school (UCTMS) uses three substations and two individual transformers situated at specific buildings. They are all used to supply UCTMS loads. These substations and the individual transformers receive their power from the Cape Town Municipality supplier at a specific point at 11kV bus bar and step it down to 380V to supply the loads. This point is called the Electrical Department Substation for Medical School at Falmouth road (it will be discussed in detail in section 2.1). It is at this point that the tariffs charges are applied by the municipality.

The substations names are:

- *Wolfsen Pavilion Substation*, it has a total capacity of 1MVA.
In this substation, there is a plan to install a new transformer with a total capacity of 1MVA. This will add to a total capacity of 2MVA.

- **Werner & Beit (North) Substation**, it has a total capacity of 0.8MVA.
- **Anatomy building Substation**, it has a total capacity of 1MVA.
- The individual transformers, one is located at **Barnard Fuller building**, with total capacity of 0.5MVA and the other is situated at **Chris Barnard building**, with total capacity of 1MVA.

The combined capacity of all the substations and the individual transformers as well as the proposed future transformer at Wolfsen Pavilion Substation adds to 5.3MVA. From reference [4], UCTMS was considered as a Very Large Power User. The tariff charges were allocated, as it will be shown in table 2.4-1 in section 2-4 [4].

From the interview with the Facility Project Engineer Manager responsible for UCTMS energy supply, Chris Briers, it was discovered that the municipality had agreed once off at beginning of the contract on a maximum threshold of 2.5MVA. Moreover, he added that all loads supplied by the electrical department substation for UCTMS at Falmouth road are critical. Table 1.2.4-1 shows MD history of UCTMS from 2000 to 2005 and figure 1.2.4-1 focus only in the year 2000 and 2005 data, to illustrate the MD increasing from 2000 to 2005.
Table 1.2.4-1: 6 year MD history for UCTMS

<table>
<thead>
<tr>
<th>Month</th>
<th>1999</th>
<th>2000</th>
<th>2001</th>
<th>2002</th>
<th>2003</th>
</tr>
</thead>
<tbody>
<tr>
<td>January</td>
<td>1575</td>
<td>1580</td>
<td>1575</td>
<td>1680</td>
<td>1575</td>
</tr>
<tr>
<td>February</td>
<td>1524</td>
<td>1590</td>
<td>1625</td>
<td>1690</td>
<td>1575</td>
</tr>
<tr>
<td>March</td>
<td>1488</td>
<td>1557</td>
<td>1590</td>
<td>1662</td>
<td>1580</td>
</tr>
<tr>
<td>April</td>
<td>1473</td>
<td>1550</td>
<td>1503</td>
<td>1600</td>
<td>1518</td>
</tr>
<tr>
<td>May</td>
<td>1494</td>
<td>1503</td>
<td>1560</td>
<td>1776</td>
<td>1785</td>
</tr>
<tr>
<td>June</td>
<td>1575</td>
<td>1636</td>
<td>1569</td>
<td>1701</td>
<td>1950</td>
</tr>
</tbody>
</table>

Table 1.2.4-1 MD values were recorded using the monthly bill received by the UCT maintenance office. Analyzing table 1.2.4-1 it was understood that the MD in the five years illustrated occurred on the following months:

- January 2000, MD was 1.75MVA
- February 2001, MD was 1.77MVA
- February 2002, MD was 1.96MVA
• February 2003, MD was 1.94MVA,
• November 2004, MD was 1.95MVA,
• March 2005, MD was 2.13MVA.

The MD of UCTMS has been increasing for the past five years. Maybe three or five years from now the consumption might reach or exceed the set threshold of 2.5MVA.

Comparing the total power capacity of UCTMS with the set threshold, one can notice that not all transformers are working close to their maximum capacity and maybe never will, unless the CTM set a new threshold in this case above 5.3MVA. If this happens, it will mean that the UCTMS MD charge will increase by 53% above the current threshold.

A load problem was evident from recent events in the city of Cape Town, whereby the incident of the Koeberg nuclear power station (at beginning of 2006); meant that one unit was out of service due to negligence in the maintenance. The incident left the city of Cape Town grasping for air to avoid major blackouts. There was a shortage of 965MVA [6], which meant that the city was reaching the maximum capacity of the remaining unit. Eskom came up with the following different strategies to avoid a major blackout:

• Load shedding
  • Decreasing the percentage of MD by running a program of changing the customer ordinary lamps of 45, 60 and 100W (DSM), with the new energy saver lamps, which draw less power but emit a reasonable amount of light. For example, a new energy saver lamp of 14W has the capacity of delivering light as the ordinary 100W lamp.
  • Awareness campaigns, urging consumers around the city to use energy wisely during peak hours to avoid unnecessary load shedding.

Nevertheless, from the interview conducted with Chris Briers, it was confirmed that the transformer were not working hard, which meant that the huge investment on the transformers (R150000 for the 1MVA, which is R150/kVA) are not being paid off, reason being that the price of the transformer is directly proportional to its total capacity.
From the above discussion, it is clear that load scheduling and shedding is not an option for UCTMS, which leaves us with only generation technique, in other word an onsite generator.

There are different ways to accomplish the generation technique to decrease MD, which are:

- Onsite diesel generator or,
- Renewable source of energy such: solar, wind or water energy
- Peak Load Shaving storage systems.

For this thesis, PLS storage systems will be the focus of the investigation. The idea would be to use the battery to store energy from the grid at low values of MD below the chosen threshold line and then release back the stored energy to the grid at peak power above the set threshold line [5].

1.3 Hypothesis to be tested

The hypothesis for this research is that using a lead-acid battery and three-phase inverter for PLS of the electricity supply at the UCTMS is technically and financially viable.

1.4 Objectives

To test this hypothesis the following objectives should be accomplished:

- Collect and analyze UCTMS load profile data to identify possible PLS installation.
- Review and implement the most appropriate control design using a three-phase inverter in conjunction with battery storage synchronized with a three-phase source.
- Simulate the designed topology in simplorer package, such that PLS at UCTMS can be accomplished.
• Build a prototype to test the simulated results practically in the lab.
• Do a financial analysis of the project, and check its viability being implemented at UCTMS

1.5 Limitations

This project encountered several limitations such as:
• Simulation package license for simplorer V7 full version expired before the completion of the project, which prevented several test to be done for the phase locked loop control, current control and peak shaving algorithm in the three-phase inverter topology, see figure 4.7-1.
• Thus, the PLS simulation was tested only at University of Cape Town load profile at steady state condition as discussed in chapter 4.
• Simploter student version packaged, which is a free student edition, has limited number of component to be used in simulation. Thus, the topology of figure 4.7-1 could not be implemented in student version.
• Because of the time, only the phase locked loop control was implemented in practice.
2 Sizing a Three-phase Inverter and Battery system for Peak Load Shaving for University of Cape Town Medical School

As discussed on chapter 1 section 1.2.4, the UCTMS has all their loads as critical, which meant that the only possible PLS technique to be used was the generation technique. This chapter will start by looking into UCTMS substations schematic described in section 2.1. It will follow then with the description of the type of loads that those substations supply, discussed in section 2.2. Then in depth analysis, in the produced load profile will be done in section 2.3. Section 2.4 will use the result of section 2.3 to size the lead acid battery.

2.1 Electrical Department Substation for Medical School at Falmouth Road

There are two feeders coming out from the Electrical Department Substation for Medical School at Falmouth Road, which are Wolfsen Pavilion and Anatomy Block. The transformers in all substations are connected as Δ in the high voltage side and as Y in the low voltage side. According to Sen, [7] Δ-Y transformers are commonly used to step up the voltage. In this case however, it was used to step down the voltage because a neutral point was needed in the low side of the three-phase transformer. Figure 2.1-1 illustrates the UCTMS schematic.
The Wolfsen Pavilion feeder feeds the following substations:

- **Wolfsen Pavilion Substation**
  There is one *active transformer* with the following rated values: 1MVA 11kV/380V rms LL. There was a plan to put one additional transformer with the same capacity of the former one, as discussed in chapter 1 section 1.2.4, which now is active.

- **Transformer at Barnard Fuller Building (it is fed through the Wolfsen Pavilion Substation)**
  There is one transformer with following rate: 0.5MVA 11kV/380V rms LL.
Werner & Beit (North) Substation
There is one transformer with following rate: 0.8MVA 11kV/380V rms LL.

The Anatomy Block feeder feeds the followings transformers:
- Anatomy building Substation
  There is one transformer with following rate: 1MVA 11kV/380V rms LL

  Transformer at Chris Barnard Building (it is fed through Werner & Beit (North) Substation)
  This transformer has the following rate: 1MVA 11kV/380 rms LL

2.2 University of Cape Town Medical School Load
From the interviews with Chris Briers, it was said that the entire loads are all critical, which meant that they must be on continuously. The types of load used at UCTMS in the different substations are briefly discussed as was mentioned by Briers:
  - The Wolfsen pavilion substation supplies energy to animal houses,
  - Wener & Beit (North) substation supplies energy to deep fridges,
  - The transformer at Chris Barnard building supplies energy in the animal houses, air conditioner and deep fridge,
  - The Anatomy building substation supplies energy to the air conditioner.

Given the critical nature of the UCTMS load, the most suitable PLS technique that could be used to decrease the MD as discussed in section 1-2-4, was the generation technique. The proposed technique falls well in this category, whereby a three-phase inverter will charge a battery at off-peak or rather below a set threshold and then release the energy back to the grid at peak time or above the set threshold by discharging the battery, the latter action will decrease the MD.
With this proposed solution, there would not be a need to disconnect none of the UCTMS critical loads at peak time. However, the most important aspect to look into is the capacity of the generator or of the battery. Similarly to the generator technique the capacity of the battery is the fuel of the three-phase inverter system.

The greater the battery energy capacity, the longer time the system can supply the energy. However, it also means the bigger and more expensive the battery would be. Therefore, a careful analysis at the customer load profile is very essential to ensure a proper sizing of the battery system and inverter.

2.3 University of Cape Town Medical School data analysis

As was discussed in section 1.2 about DSM, it was important to understand the customer's consumption to implement a financially viable system that would decrease the MD effectively.

Thus, an electrical monitoring system, such as the one that was used in accessing data for this project was an essential part. It enabled the gathering of all the relevant information, such as load profile and power factor (PF) [5].

Eight months of data (from November 2004 to June 2005) were gathered with help of Mr. Edsel Ford, the senior professional officer for bulk metering operation in the city of Cape Town South Africa.

The place of data collection was at Electrical Department Substation for Medical School at Falmouth Road. As was discussed in section 2-1 that point was the entrance point, which supplies the entire UCTMS substations.

The metering system used was able to calculate the following:

- Current average demand +A in line 1, in kW
- Current average demand +A in line 3, in kW
• Current average demand $+A$, in kW. This value is the three-phase power of UCTMS. In addition it is the summation of line 1 and line 2
• Current average demand $+R_i$, in kVar. This value is the three-phase lagging reactive power drawn by UCTMS,
• Current average demand $+V_A$, in kVA. This value is the three-phase apparent power drawn by UCTMS

Figure 2.3-1 shows the eight-month period load profile for UCTMS.

![UCTMS eight month period of load profile since Nov 2004 to June 2005](image)

**Figure 2.3-1: UCTMS eight month period of load profile**

For the purpose of the thesis the load profile analysis was done only in one month, the chosen month was December 2004. Figure 2.3-2 shows December load profile.
Table 1.2.4-1: 6 year MD history for UCTMS

<table>
<thead>
<tr>
<th>Meter No. 677642</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
<tr>
<td>2000</td>
</tr>
<tr>
<td>--------</td>
</tr>
<tr>
<td>Jan</td>
</tr>
<tr>
<td>Feb</td>
</tr>
<tr>
<td>Mar</td>
</tr>
<tr>
<td>Apr</td>
</tr>
<tr>
<td>May</td>
</tr>
<tr>
<td>Jun</td>
</tr>
<tr>
<td>Jul</td>
</tr>
<tr>
<td>Aug</td>
</tr>
<tr>
<td>Sep</td>
</tr>
<tr>
<td>Oct</td>
</tr>
<tr>
<td>Nov</td>
</tr>
<tr>
<td>Dec</td>
</tr>
</tbody>
</table>

Figure 1.2.4-1: 2000 and 2005 load profile for UCTMS

Table 1.2.4-1 MD values were recorded using the monthly bill received by the UCT maintenance office. Analyzing table 1.2.4-1 it was understood that the MD in the five years illustrated occurred on the following months:

- January 2000, MD was 1.75MVA
- February 2001, MD was 1.77MVA
- February 2002, MD was 1.96MVA
- Current average demand -A, in kW. This value is the three-phase power of UCTMS. In addition it is the summation of line 1 and line 2.
- Current average demand -Ri, in kVar. This value is the three-phase lagging reactive power drawn by UCTMS.
- Current average demand -VA, in kVA. This value is the three-phase apparent power drawn by UCTMS.

Figure 2.3-1 shows the eight-month period load profile for UCTMS.

**UCTMS eight month period of load profile since Nov 2004 to June 2005**

![Graph showing load profile](Image)

*Figure 2.3-1: UCTMS eight month period of load profile*

For the purpose of the thesis the load profile analysis was done only in one month, the chosen month was December 2004. Figure 2.3-2 shows December load profile.
December 2004 load profile

![Load profile graph](image)

Figure 2.3-2: UCTMS December Load profile

Each peak power represented in figure 2.3-2 illustrates daily peaks. From the interview held with Edsel Ford, it was found out that UCTMS uses the Elster Kent meters. He added also that those meters have a window period of a half hour to gather the power then it sends a pulse, which represents the average power calculated. At the end of each month, it resets the pulse for billing purpose.

The PF was calculated using the data gathered at UCTMS (see the accompanied CD); equation (2.3-1) was used to accomplish this.

\[ P = S \cdot \cos(\theta) \] (2.3-1)

Where \( \cos(\theta) \) equal to PF. It can be seen that the customer draws the peak power at a low load PF. The average PF for the month of December was calculated to be 0.83. Figure 2.3-2 shows that the MD occurred on the third day. The MD obtained for the month of December was 1.84 MVA.

The CTM charges UCTMS on the peak apparent power or total capacity power. As already mentioned UCTMS is considered as a very large power user [4]. The tariffs used are shown in table 2.3-1 [4].
### Table 2.3-1: Electricity tariffs for commercial consumers [4]

<table>
<thead>
<tr>
<th>VERY LARGE POWER USERS</th>
<th>2003/04</th>
<th>2004/05</th>
<th>Increase %</th>
</tr>
</thead>
<tbody>
<tr>
<td>Service Charge - (monthly)</td>
<td>R45,900.00</td>
<td>R45,900.00</td>
<td>See Note</td>
</tr>
<tr>
<td>Service Charge - (daily)</td>
<td>R1,509.04</td>
<td>R1,561.86</td>
<td>3.59%</td>
</tr>
<tr>
<td>Energy charge - (daily)</td>
<td>12.72</td>
<td>13.17</td>
<td>3.54%</td>
</tr>
<tr>
<td>Demand charge</td>
<td>R18.53</td>
<td>R19.18</td>
<td>3.51%</td>
</tr>
</tbody>
</table>

**Note:**
All figures exclude VAT
Monthly Service Charges calculated as Daily Service Charge multiplied by number of days in billing period

From table 2.3-1 it can be seen that savings can be achieved in demand charge by limiting the CTM peak power to the set threshold. This means that the peak shaving technique that this thesis is proposing to implement will have to supply the peak MD power in kVA. To ensure that the CTM peak power in kVA would decreased optimally.

Therefore assuming a 100kVA and 200kVA three-phase inverter for analysis, then the total capacity in kVA that the CTM would supply to UCTMS would drop from 1.84 MVA to 1.74 MVA and 1.64 MVA respectively.

In addition, the percentage shaved would be 5.4% and 10.9% for the 100kVA and 200kVA three-phase inverter respectively. However, to decrease the peak power in kVA is not as simple as it seems because the peak power is composed of the real and reactive power as shown in the equation (2.3-2).

\[ S = P + jQ \]  

(2.3-2)

Where \( S \) is the apparent power in [kVA], \( P \) is the real power in [kW] and \( Q \) is the reactive power in [kVar].

Graphically equation 2.3-2 is represented as show in figure 2.3-3.
Therefore to decrease $S$ from 1.84MVA to 1.74MVA or 1.64MVA, there is a need to decrease $P$ and $Q$ such that $S$ would be decreased optimally.

### 2.3.1 Optimum Peak Load Shaving for UCTMS

As was pointed out from the previous section the apparent power, $S$, is the parameter that should be decreased at the CTM, in this way the peak shaving would be done optimally. Ideally, $S$ should be drawn by the load at unity PF. However, many of the loads are made of induction motors, which draw power at PF less than unity or lagging PF [7]. This is the case for the loads at UCTMS.

The circle in figure 2.3.1-1 represents the ideal scenario that the CTM would want to have for the total capacity drawn by the load. Because in the scenario the PF is unity, i.e., $\theta$ is zero, which would mean from equation 2.3-1 that the CTM would only deliver the real power demanded by the consumer.
Figure 2.3.1-1: Apparent power at unity power factor

However, the power triangle that UCTMS has is shown in figure 2.3-3 and 2.3.1-2

Figure 2.3.1-2: Total capacity drawn by UCTMS load on day 3

Recalling that the average PF of customer for the month of December was 0.83 and assuming it to be constant for simplicity, therefore the real and reactive power flow was calculated to be $P = 1.53\, \text{MW}$ and $Q = 1.03\, \text{Mvar}$. 
Three scenarios will be discussed to illustrate the optimum PLS that must be implemented at UCTMS. Scenario 1 will look into the case of only supplying real power from the inverter. Scenario 2 in another hand will analyze the effect of only doing PF correction, i.e., delivering reactive power only, and finally scenario 3 will analyze the effect of supplying the apparent power from the inverter at the same PF as the CTM, which mean that the three-phase inverter would supply both real and reactive power.

a) Sceneario 1: Only real power delivered from the inverter.

Assuming the use of the three-phase inverters at unity PF, the inverter in conjunction with the battery system would supply only the real power. The 100kVA and 200kVA inverter would supply 100kW and 200kW respectively if the respective battery system were sized to supply 100kW and 200kW for the required time. This in turn would decrease CTM real power from 1.53MW to 1.33MW and 1.33MW respectively.

The reactive power supplied from CTM to UCTM would remain the same. Thus, the total system capacity $S$ would be 1.76MVA and 1.68MVA for the 100kVA and 200kVA inverter respectively. The new $S$ is calculated using the equation (2.3.1-1) and it is illustrated graphically in figure 2.3.1-3 for the 100kVA three-phase inverter in the left and 200kVA three-phase inverter in the right.

$$S = \sqrt{(P^2 + Q^2)}$$  \hspace{1cm} (2.3.1-1)
From Figure 2.3.1-3, one can see that by supplying only real power the PF gets worse. This can be confirmed mathematically using equation (2.3.1-2).

$$PF = \cos(\tan^{-1}\frac{Q}{P})$$  \hspace{1cm} (2.3.1-2)

Table 2.3.1-1 illustrates the new PF the CTM would have if 100kW and 200kW were supplied by the 100kVA and 200kVA three-phase inverter respectively.

<table>
<thead>
<tr>
<th>Scenario: Only reactive power delivered from the inverter.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Assuming that the three-phase inverters supplies only reactive power to CTMS, then this mean that it was performing PF correction only. The new reactive power that CTM</td>
</tr>
</tbody>
</table>

Table 2.3.1-1: New public utility power factor after using the three-phase inverters at unity PF

<table>
<thead>
<tr>
<th>Scenario</th>
<th>CTM PF</th>
<th>CTM PF after the 100kVA three-phase inverter supplies 100kW</th>
<th>CTM PF after the 100kVA three-phase inverter supplies 200kW</th>
</tr>
</thead>
<tbody>
<tr>
<td>PF</td>
<td>0.83</td>
<td>0.81</td>
<td>0.79</td>
</tr>
</tbody>
</table>
would supply to UCTMS after the 100kVA three-phase inverter supply the 100kVar to UCTMS would be $Q=930kVar$ and due to the 200kVA three-phase inverter, it would be $Q=830kVar$.

Therefore, the new $S$ that the CTM would supply to the customer would be 1.79 MVA and 1.74 MVA while using the 100kVA and 200kVA three-phase inverter respectively. This scenario is illustrated graphically in figures 2.3.1-4.

![Graphical Illustration](image)

**Figure 2.3.1-4: New system capacity for UCTMS after supplying power from 100kVA and 200kVA three-phase inverter at zero PF respectively**

The new system PF after using the 100kVA and 200kVA three-phase inverter as PF correction would be as shown in table 2.3.1-2.

| Table 2.3.1-2: New public utility power factor after using the three-phase inverters as PF correction unit |
|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|
| CTM PF                                          | CTM PF after the 100kVA three-phase inverter supplies 100kVar | CTM PF after the 200kVA three-phase inverter supplies 200kVar |
| PF                                              | 0.83                                               | 0.85                                               | 0.88                                               |
e) Scenarios 3: Combination of real and reactive power delivered from the inverter.

The third scenario was the possibility of finding the best point where CTM peak power in kVA could be decreased to a minimum value by using the three-phase inverter. Analyzing figure 2.3.1-3 and figure 2.3.1-4 there is a point on the three-phase inverter circle that would give the minimum CTM peak power.

This point was where the three-phase inverter circle and the CTM new circle meet in a tangent. Practically, this would be only possible if the three-phase inverter would supply S at the same PF as the CTM. Thus, the new CTM capacities, S, when using the third scenario for the 100kVA and 200kVA three-phase inverter would be 1.74MVA and 1.64MVA respectively. Figure 2.3.1-5 shows the scenario.

![Figure 2.3.1-5: New system capacity for UCTMS for the best peak shaving due to 100kVA and 200kVA three-phase inverter respectively](image)

Table 2.3.1-3 illustrates the response of each of the scenario in relation with CTM supplying UCTMS without the three-phase inverter.
Table 2.3.1-3: Table to illustrate the different scenarios of PLS to be able to choose the optimum peak shaving for UCTMS

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Cape Town municipality without the three-phase inverter</td>
<td>1.84</td>
<td>1.53</td>
<td>1.03</td>
<td>0.83</td>
</tr>
<tr>
<td>Scenario 1</td>
<td>1.76</td>
<td>1.43</td>
<td>1.03</td>
<td>1</td>
</tr>
<tr>
<td>Scenario 1</td>
<td>1.68</td>
<td>1.33</td>
<td>1.03</td>
<td>1</td>
</tr>
<tr>
<td>Scenario 2</td>
<td>1.79</td>
<td>1.53</td>
<td>0.93</td>
<td>0</td>
</tr>
<tr>
<td>Scenario 2</td>
<td>1.74</td>
<td>1.53</td>
<td>0.83</td>
<td>0</td>
</tr>
<tr>
<td>Scenario 3</td>
<td>1.74</td>
<td>1.44</td>
<td>0.97</td>
<td>0.83</td>
</tr>
<tr>
<td>Scenario 3</td>
<td>1.64</td>
<td>1.36</td>
<td>0.91</td>
<td>0.83</td>
</tr>
</tbody>
</table>

Therefore, from the results it can be seen that the best PLS would be found by applying the third scenario. As discussed the three-phase inverter in this scenario would supply the apparent power at the same PF as CTM is supplying UCTMS. In this way the minimum MD that CTM would supply UCTMS would be achieved.
2.3.2 University of Cape Town Medical School monthly saving by using 100kVA or 200kVA three-phase inverter

From tables 2.3-1 it could be seen that CTM charges UCTMS in three ways: service charge, energy charge and demand charge. The monthly bill that UCTMS has to pay CTM is composed of the summation of those charges. However, the only charge that would be affected when a three-phase inverter in conjunction with battery storage is used would be the demand charge.

The energy charge that CTM imposed on UCTMS would not be affected because the energy that the three-phase inverter in conjunction with battery storage would deliver to UCTMS at peak time, would be the same energy that UCTMS would buy from CTM at off-peak time or below the threshold point, to store or charge the battery. Thus the energy that CTM supply UCTMS at peak time would merely be transferred to the off-peak time.

Once again, analyzing table 2.3-1 it was noticed that the demand charge in 2004 was R19.18/kVA. Continuing with the month of December analysis, the demand charge contribution in the December monthly bill was R35,272.02. It was calculated using equation (2.3.2-1).

\[
\text{Monthly \ MD \ Charge} = \text{Monthly \ MD} \times \text{Demand \ Charge}
\]  \hspace{1cm} (2.3.2-1)

Where, Monthly MD is the maximum daily peak, which would occur within a month, the Monthly MD Charge is the charge that UCTMS must pay to CTM due to the daily MD in a month. The December Monthly MD was 1839kVA or 1.84MVA as illustrated in tables 1.2.4-1 and 2.3.1-3 respectively.

Moreover, using scenario 3 in table 2.3.1-3 and equation (2.3.2-1), the new Monthly MD Charge that UCTMS would pay to CTM would be R33,354.02 and R31,436.02 for the 100kVA and 200kVA three-phase inverter respectively.
Consequently, the monthly savings that UCTMS would make would be R1,918,00 and R3,836,00 respectively. Thus the yearly saving would be R23,016,00 and R46,032,00 by using the 100kVA and 200kVA three-phase inverter respectively in 2004.

It is evident that with 200kVA three-phase inverter the savings would be greater, in fact the bigger the three-phase inverter capacity, the greater the savings. Thus, the 200kVA three-phase inverter could be considered as the best choice for the design.

However, before considering the 200kVA three-phase inverter as the best choice, simply because it would result in greater savings, some points were considered, such as:

- UCTMS load profile curve should be analyzed to check for how long the shaving period would occur for the specific inverter in use.
- Then that would help to see the total energy that the battery storage would need to supply the required energy demanded at peak time.
- Recall that energy is equal to the product of the power and the time.
- The total energy at peak time or above the threshold point would help to size the battery capacity.
- In addition, the bigger the battery capacity, the more expensive it would be.

Thus from the above points, it was understood that, the choice of the right size of the three-phase inverter for UCTMS, depends on the shape of the UCTMS load profile curve as well the energy required at peak time i.e. the battery capacity. Therefore, the 100kVA and 200kVA will be used in the analysis to size the battery storage. The cheapest battery storage will be used in the financial analysis to check for financial viability.
2.3.3 Energy required to supply the UCT Medical School at peak time using the 100kVA and 200kVA Inverter.

In section 2.3, the data gathered by the metering system was discussed. Those data points were the important load measurements done by the metering system at half-hour intervals for PLS analysis. Each signal gathered was averaged during this half-hour period.

The measurement done by the metering system was undertaken at voltage level of 110V and maximum current flow of 5A, because the metering system uses voltage transformer (VT) of the following ratio 11000V/110V and current transformer (CT) of 150A/5A. All the measurements had to be transformed to the actual values at 11kV and 150A for analysis as seen on the bus bar feeder. This was accomplished by using the ratio of the VT and CT, which is 100 for VT and 30 for CT. By multiplying them, it yields 3000; this value is multiplied by each measured value to transform back to actual values on the high side of VT and CT.

Figure 2.3.3-1 illustrates the maximum daily load profile of UCTMS, which happen in the third day. Each strip represents half an hour “current average demand”.

![Maximum daily load profile for the month of December 2004](image)

Figure 2.3.3-1: Maximum daily load profile for the month of December represented as half an hour strip
The energy in one strip is the product of the peak of the strip and its width. The width period was set to half an hour. Therefore, the total energy would be the summation of the energy in each strip.

In addition, having the above argument in mind, the energy at peak time was calculated by summing the portion of the energy in each strip at peak time i.e., above the threshold line. Ideal monthly PLS throughout one month was assumed for simplicity.

Ideal monthly PLS would happen when the threshold point would be set at the beginning of each month in such a way that the maximum peak within a month would be the only peak power that the three-phase inverter would supply its full capacity in 30 minutes. The rest of time, the three-phase inverter would supply the required power in the range of zero and less than its full capacity.

From the above discussion, the threshold for each relevant month throughout the eight months period was calculated using values from table 1.2.4-1. Table A-1 in appendix A shows the values of table 1.2.4-1 for the relevant eight months on column 2 as well as the actual data gathered from the metering system, which is represented in table A-1 in column 3. Comparing column 2 and column 3 of table A-1, it can be seen that some MD throughout the eight-month period did not match exactly. Thus, the actual MD data in column 3 were used for the energy analysis of PLS to size the battery system.

Using the actual data in table A-1 and subtracting 100kVA and 200kVA in each month, the ideal thresholds for each month were calculated. The calculated thresholds are illustrated in table A-2 in columns 3 and 4 for the 100kVA and 200kVA inverter respectively.

UCTMS load profile representation throughout the report will be represented as continuous line as illustrated in figure 2.3.3-2 for simplicity. Figure 2.3.3-2 illustrates the maximum daily load profile for the month of December.
Now using the threshold value calculated for the month of December for the 100kVA and 200kVA three-phase inverter respectively as illustrated in table A-2, it was applied to figure 2.3.3-2. Thus, figures 2.3.3-3 and 2.3.3-4 were obtained for the 100kVA and 200kVA three-phase inverter respectively.

In figures 2.3.3-3 and 2.3.3-4, the threshold line represents the new maximum power that the CTM would supply UCTMS. In addition, this action of the CTM would be possible while using the 100kVA and 200kVA three-phase inverter respectively.
Tables A-3 and A-4 shows the period where the load is above the threshold line as well as the three-phase inverter capacity needed to supply the power above the threshold line for the 100kVA and 200kVA respectively. Tables A-3 and A-4 also shows the inverter capacity in kVA. However to size the battery the real power in [kW] is need instead.
Therefore, tables A-5 and A-6 illustrate the real and reactive power that the three-phase inverters would supply at different PF above the threshold line as well as the period that load would be above the threshold line.

In keeping with the half an hourly measurement period, the energy in kWh supplied by the three-phase inverter for that period in each strips above the threshold line were added together. Thus, the total energy above the threshold line is presented in tables A-7 and A-8 for the third day for the 100kVA and 200kVA three-phase inverter respectively.

Analyzing table A-5 to A-8, it can be seen that for the third day of December the battery storage system would have to supply 209.81 kWh for 5 hour and 733.55 kWh for 7.5 hour for the 100kVA and 200kVA three-phase inverter respectively. The same analysis as above was done for the other days throughout the eight months.

Table A-9 and A-10 shows the maximum daily energy that the battery storage would supply in each month and its duration for the 100kVA and 200kVA three-phase inverter respectively. As mentioned above the battery storage would have to be sized for the worst-case scenario. Therefore, from tables A-9 and A-10 the maximum energy in kWh and the maximum time duration was chosen to size the battery storage.

Tables A-11 and A-12 shows the maximum daily energy in the worst month, which happen to be in February, and present the maximum duration time when using 100kVA and 200kVA three-phase inverter respectively.

The purpose of this research was to use the three-phase inverter to supply the kVA power at the same PF as the three-phase source. Thus, ensuring that the best peak load shaving could be achieved as discussed previously in section 2.3.1.

However, to size the battery, a unity PF discharging was assumed to make sure that the battery would be sized to deliver the full inverter capacity in kW. This decision was taken
because it was noticed from the data gathered that the PF throughout the eight month period changed from 0.80 to 0.94.

Continuing with the analysis in the worst case scenario as discussed in tables A-11 and A-12, table A-13 illustrates the energy that the 100kVA three-phase inverter would supply if it had to deliver the power at same PF as the supplier.

Table A-14 however shows the maximum energy the 100kVA three-phase inverter would supply to the grid at unity PF. Similarly, table A-15 and A-16 presents the result for the 200kVA three-phase inverter using the same analyze used to calculate the values in table A-13 and table A-14.

Comparing the energy delivered by the three-phase inverters in table A-13 to table A-16 it is clear that it was wise to size the battery to deliver the full power at unity PF, which is the worst-case scenario. The focus of the analysis is now shifted to tables A-14 and A-16.

Now to make the analysis more realistic the three-phase inverter is assumed to deliver the power to the three-phase grid at efficiency of 90%. From tables A-14 and A-16 the average power that would be delivered by the 100kVA and 200kVA three-phase inverter are 75.56kW for 5.5 hour and 142.73kW for 7.5 hour respectively.

Thus at efficiency of 90% of the three-phase inverter, it would mean that the battery storages must supply average power of 83.96kW for 5.5 hour and 158.59kW for 7.5 hour to the 100kVA and 200kVA three-phase inverter respectively.

2.4 Batteries Sizing

2.4.1 Different energy storage

The Battery Energy Storage Systems (BESS) are a type of energy storage device that store energy electrochemically. The other types of energy storage available are:
• Superconducting Magnetic Energy Storage (SMES) has the aim to store energy magnetically, when a dc current flows through a superconducting coil [8].
• Advanced Capacitors are a type of device that store electrical energy when positive or negative charges are stored on their plates [8].
• Flywheel energy storage (FES) is a type of storage device that store electrical energy kinetically, when couple to an electrical machine [8].

In terms of fast response and high efficiency, the SMES is leading the energy storage devices with a charge-discharge efficiency of 95%. However, it is the most costly from them all [8]. The BESS compared to the others energy storage, are the most cost effective energy storage around and very easily accessible [8].

Looking deeper in the BESS technology, specifically the different batteries technology around, for example: the lead acid batteries, nickel-metal hydride batteries, nickel-cadmium batteries, and lithium-ion batteries, which according to the authors of reference [8], they were being investigated for large-scale energy storage application.

Important factors to consider when choosing a BESS for a storage application are the following: high energy density, high energy capability, round trip efficiency, cycling capability, life span and initial cost [8].

Lead-acid batteries has the lower energy density capability and limited life cycle compared with the rest discussed batteries, however it’s lower cost and the easiness of being accessed for replacement as well as being already a stable technology, make them the first choice of many storage application [8].

Based in the above discussion the lead-acid battery was the choice for this thesis. The lead-acid battery used to do the financial feasibility study analysis was a battery manufactured by the First National Battery (FNB), which is a South Africa company, [9].
2.4.2 First National Battery Lead-Acid Batteries

Due to the nature of the project, which was PLS, it meant that the battery bank that must be used, has to be always ready or at standby mode whenever it is needed and also must be able to handle high cycling.

FNB has different range of batteries cell such as:

- FNB have batteries cells that can do high cycling, for instance the Raylite M-Solar or Tubular RSO [9].
- Batteries cells that can operate in a float mode or standby operation, for instance the Chloride Faure-x enclosed cells [9].
- Moreover, batteries cells that can do both high cycling and operating on standby mode, for instance the Raylite tubular cells RCT [9].

The FNB battery that was considered to be used for this project for the financial analysis, which would be able to do both high cycling and operating in a standby mode, was the Raylite tubular RCT.

2.4.2.1 Raylite Tubular Cells

It was discussed that "the tubular cell offers outstanding reliability over an expected working life of 10 to 12 years in float charge applications. These cells are capable of high cycling. It offers a greater surface area for a specific plate dimension, affording higher energy density."[9].

From the interview with the technical services manager of First National Battery, Cliff Hardman, it was found out that the raylite tubular cells high cycling capability goes as low as 80% of depth of discharge (DOD). It was added that this is due to the amount of acid residing in the tubular cells, which it’s quantity are high enough to allow for those high cycling.

The raylite tubular cells applications, design features, product and service benefits can be found in Raylite Tubular Cells datasheet, appendix B
Next section will discuss the charging scheme, which would enable the lead-acid battery to be in a standby mode.

2.4.3 Multi-stage charging of a lead-acid battery

Lead acid battery does not like to be left in discharge mode for long, because it would cause sulfation on the negative plate, however if it is overcharged, it would cause grid corrosion on the positive plates as well as the temperature would rise and gassing would happen. The gassing would result in venting, which mean that the electrolyte in the battery would evaporate. Consequently, the capacity as well as the lifetime of the battery would decrease [10]. Thus, it is important to fully charge the lead-acid battery and at the same time avoiding overcharging.

To charge a lead-acid battery for this type of project, the worst-case scenario of charging the battery must be considered. The worst-case scenario would happen when the lead-acid battery has to be discharged daily and fully discharged i.e. 80%. Then this would mean that the battery bank would have to be charged between the daily duties or daily peaks.

The total available time to charge the battery when using the 100kVA and 200kVA three-phase inverter respectively as discussed in section 2.3.3 would be 18.5 hour and 16.5 hour respectively. However, from literature, it was discussed that for larger batteries capacity, such as the sealed lead-acid batteries the charging would last up to 36 hours when charging the battery at constant voltage limited only [10]. From reference [10], it was discussed that by using higher charge current and multi-stage charge methods the charge time can be decreased dramatically down to 10 hours or less.

The multi-stage charge for the lead-acid battery discussed in [10] has three stages. The first stage is known as constant current stage and last for 5 hours, in this stage the current is held at initial constant value while the voltage rises to a preset value, this preset value
is known as boost voltage and it can be in range of 2.3-2.45V per cell. The correct settings of the boost voltage depend greatly in the temperature. When the voltage reaches its preset voltage, it was discussed that the battery is 70% fully charged [10]. At this point, the second stage is reached and is known as constant voltage.

For the battery to be 100% fully charged the preset voltage limit has to be held at that value while the current is reducing until it reaches 3% of its rated value. It was discussed that this stage would last for 5 hours, in addition it was mentioned that once the battery reaches the preset voltage it would be saturating [10].

However, it was affirmed that it is very important for the well-being of the battery for the voltage to be held at that constant preset voltage while the current is being decreased toward 3% of its rated value, this action would allow all battery cells to be fully charged [10].

At this point the last stage is reached. Now to prevent self-discharging the current is held at 3% of its rated current while the voltage would drop so that overcharge can be prevented, the float voltage would be set to 2.25V at temperature of 25° [10]. This last stage is known as float charge stage, it was discussed that the battery can stay at this stage forever without being damaged [10]. However, just like human beings, the battery ages, and that would limit its lifetime.

Figure 2.4.3-1 illustrates the lead-acid multi-stage charging [10].
Therefore, the multi-stage charge discussed above is ideal for this project, because between heavy daily duties the battery would be able to be fully charge and stay in standby mode or float charge.

### 2.4.4 Raylite battery Capacity Calculation

Recalling from section 2.3.3 that the 100kVA three-phase inverter battery system would supply an average power of 83.96kW for 3.5 hour and the 200kVA three-phase inverter battery system would supply an average power of 158.59kW for 7.5 hour to the 100kVA and 200kVA three-phase inverter respectively.

Assuming a DC bus nominal voltage of 400V, thus with a nominal voltage per cell of 2 V then the number of cells would be 200 cells. Assuming a good ventilated room, the maximum boost voltage per cell can be set to 2.45V [10], which would give a total voltage of 490V for 200 cells.
Using the discussed float voltage, the total voltage for 200 cells is 450V. The minimum voltage that the battery can drop was assumed 1.8V per cell, thus the total minimum voltage for 200 cells is 360V.

The average power per cell for the 100kVA and 200kVA three-phase inverter battery system would be 419.8W and 792.95W respectively. Thus using the minimum voltage per cell of 1.8V, to ensure that battery system delivers the full power at this minimum voltage, thus the average current would be 233.2A and 440.5A for 100kVA and 200kVA three-phase inverter respectively.

However, recalling that at 80% DOD of its rated capacity the battery would be empty. Then for the battery to be able to deliver the above discussed currents it must be rated to deliver the maximum average current of 291.5A and 550.6A for the 100kVA and 200kVA three-phase inverter system respectively.

Therefore the 100kVA and 200kVA three-phase inverter battery system capacity in Ah would be 1603.25Ah 5.5h and 4129.69Ah 7.5h.

2.5 Chapter Summary

From the above discussion, the following points are summarized:

- UCTMS has all its load as critical
- Therefore the only PLS technique that must be implemented at UCTMS was the generation technique or distributed generation, which for this project was the three-phase inverter in conjunction with a lead-acid battery.
- By comparing two specific three-phase inverter battery system, 100kVA and 200kVA, it was concluded that the bigger the three-phase inverter the more savings can be obtained.
- It was noticed that because UCTMS load profile was to flat, a higher inverter would increase the discharging period, hence the battery energy would increase a lot.
• Using UCTMS load profile, the battery storage device, lead-acid battery, was sized for the 100kVA and 200kVA three-phase inverter.

The next chapter will discuss the choice of the three-phase inverter topology for UCTMS, as well as its control design to analyze its technical feasibility.
3 Choice of the Three-Phase Inverter Topology

In chapter 2, UCTMS loads were discussed; it was found out that the loads are all critical. Thus, from the several PLS techniques discussed previously in chapter 1, the generation technique was the chosen one, which for the purpose of this thesis is seen as a three-phase inverter in conjunction with a BESS.

The quality of power transfer is very important when connecting a three-phase inverter system with a three-phase grid, especially when supplying loads such as those required at UCTMS. The installed system must increase the quality of the overall system, instead of bringing additional problems.

Thus, the choice of the type of three-phase inverter to be used is very important [11]. The first sections of this chapter will discuss the two different types of inverters, the voltage source inverter (VSI), and the current source inverter (CSI), its advantage and disadvantage. Thereafter, the one most suitable for this application will be chosen. Furthermore, a control design to accomplish the PLS scheme will be discussed.

3.1 Introduction

The three-phase inverter can be used either as VSI or as CSI. In VSI connection, the three-phase inverter input signal is a direct current (DC) voltage, while in the CSI the input signal is a DC current source [12].

The output signal in the VSI is an alternate current (AC) voltage signal with a controllable amplitude and phase [12]. Thus, the active and reactive power can be controlled bi-directionally by controlling the three-phase inverter phase angle and voltage magnitude respectively [7, 13]. Moreover, in this setup a proper design of a link inductor is very important for a good real and reactive power control. Equations (3.1-1) and (3.1-2) illustrate this.
\[ P = \frac{V_{\text{conv}} V_{\text{grid}}}{X_{\text{Link}}} \sin \delta \]  \hspace{1cm} (3.1-1)

\[ Q = \frac{(V_{\text{conv}}^2 - V_{\text{conv}} V_{\text{grid}} \cos \delta)}{X_{\text{Link}}} \]  \hspace{1cm} (3.1-2)

Where, \( P \) and \( Q \) represent the real and reactive phase power of the three-phase inverter respectively. \( P \) and \( Q \) can flow bidirectional by controlling \( V_{\text{conv}} \) and \( \delta \) respectively. \( V_{\text{conv}} \) is the three-phase inverter magnitude voltage and \( \delta \) is the power angle of the three-phase inverter. The angle \( \delta \) is the angle between \( V_{\text{conv}} \) and \( V_{\text{grid}} \). \( V_{\text{grid}} \) is the voltage of the grid. \( X_{\text{Link}} \) is the reactance of the link inductor.

However, in CSI the output controllable signal is the filter inductor current [11]. In this setup, the active and reactive power control is achieved by controlling the real and imaginary component of the \( d \)-component and \( q \)-component of the output inductor filter current respectively.

### 3.2 Voltage Source and Current Source Inverter for Power Quality

This section will look into the difference of using the three-phase inverter as VSI in relation of using it as CSI for power quality.

Prodanovic and Green, [11], discussed that when using the three-phase inverter as VSI, "the output current and power quality depends on the grid voltage quality" [11]. Thus, any grid voltage distortion would automatically decrease the output power and current quality. In addition, it was also discussed by Prodanovic and Green that in this configuration the three-phase converter system would behave as low impedance to the already present grid voltage distortion. Consequently, the power quality would be poor.
However, by operating the three-phase inverter as CSI, it was argued and shown experimentally that the power quality would be a lot better [11], because output current quality is not substantially affected by the grid voltage quality.

It was also stated that, “the main advantage of using a CSI instead of a VSI is that within the control frequency range, higher output impedance is observed from the point of view of the grid voltage”[11]. This action had the result of decreasing the influence of voltage harmonics on the output current, so power quality would be high.

For this thesis the three-phase inverter was used as CSI to ensure high output current quality and subsequently power quality [11]. In addition, the three-phase inverter input source signal used for this thesis was a DC voltage signal (from a battery bank) across a capacitor instead of a DC current signal as discussed by Mohan, [12].

Nevertheless, by connecting the battery bank on the input of the three-phase inverter across a capacitor, this configuration of the three-phase inverter is known as a VSI as discussed previously. However, by controlling the current through the output filter inductor, the VSI was made to behave as CSI [11].

### 3.3 Three-phase inverter Topology

From the above discussion, the real and reactive power can also be controlled bidirectionally by controlling the filter inductor current, real and imaginary part respectively.

Therefore, for this thesis, in simulation, the three-phase inverter was operated as CSI. The topology in figure 3.3-1 was designed without the link inductor; it was implemented in simulation design and in practice.
The next section will look into different control designs for the chosen three-phase topology.

The three-phase inverter had to be connected with the three-phase grid in such a way that it would not cause any disturbance on the moment of connection. Thus, for it to be possible a phase-locked loop using a proportional plus integral (PI) controller was used to synchronize the three-phase inverter frequency with the three-phase grid frequency [14].

Moreover as was discussed above that the three-phase voltage source inverter was used as CSI by controlling the inductor filter current, so a control design using a PI controller also was investigated with the guidance of the literature [11, 15] to control the current flowing through the inductors filter.
3.4 Control Design

Once the three-phase inverter topology, figure 3.3-1, was modeled in simPower, figure 4.7-1 in section 4.7-1, the focus of the project was shifted to the software design.

In the software, the first aim was to design a switch scheme to switch the Insulate Gate Bipolar Transistor (IGBT) gates in such way that it would decrease the switching losses; increase the output modulation as close to 100% [16].

The Space Vector Pulse Width Modulation (SVPWM) is such a scheme. It can increase the output voltage of the three-phase inverter to 90.6% of its capability [17], and it was implemented in this project, in simulation as well in practice, however it was briefly discussed section 4.9.2, as it was discussed by the author in his undergraduate thesis [18].

The second aim was to design a phase locked loop (PLL) PI-based controller to synchronize the three-phase inverter phase with three-phase grid phase. This was accomplished in simulation and in practice using a PLL PI-based controller. Section 3.4.1 will discuss the PLL PI-based controller. The result of the PLL PI-based controller, the three-phase inverter phase angle, was very important, because it helped to calculate the three-phase inverter signals such as, the voltage and the current, in the rotating reference plane using the Parke Transformation.

The third aim was to design and implement a minor loop current controller using a PI controller to control the inductor filter currents. This was possible by using the respective signals in rotating reference plane as discussed above. Furthermore the signals in the rotating reference plane behave as DC signals, which made the implementation of a PI controller easy [19]. The minor loop current controller was only accomplished in simulation and not in practice due to time constrain. The minor loop current controller design is discussed in section 3.4.2.
The fourth and last aim was to use the minor loop current controller to accomplish bidirectional real and reactive power flow. Thus, a power calculator [11, 20] was used to produce current reference for the minor loop current controller.

### 3.4.1 Phase Locked Loop Controller

Phase locked loop (PLL) is a very important concept, as the name implies it happens when an arbitrary device or system is able to adjust its phase or frequency to the same phase or frequency of the main system, and then locking to it [21].

Kaura and Blasko, [14], discussed that the PLL PI-based controller can be designed in the rotating reference plane. Figure 3.4.1-1 illustrates the block diagram proposed by Kaura and Blasko.

![Figure 3.4.1-1: Block diagram of PLL PI-based controller [14]](image)

In this technique the three-phase grid voltages, \( V_a \), \( V_b \) and \( V_c \) are conditioned and transformed to the stationary reference plane by using Clark Transformation. The Clark Transformation is made of a 2 by 3 matrix, which receives the three-phase grid voltages...
as input and outputs two signals orthogonal to each other, see equation C.1-13 or C.1-14 in the appendix C.

The obtained signals are known as voltage alpha \( V_\alpha \) and voltage beta \( V_\beta \), where \( V_\alpha \) is the real part and is in phase with grid phase to neutral voltage \( V_n \), and \( V_\beta \) is the imaginary part and is at 90° out phase to \( V_n \). The voltage \( V_\beta \) can either lag or lead \( V_\alpha \) by 90°.

The lagging or leading effect depends on the following: if the three-phase grid connection is done in positive sequence as illustrated in figure C.2-1 in the appendix C and the positive sequence forward Clark transformation, equation C.1-13 is used, then \( V_\beta \) lags \( V_\alpha \), refer to figure C.2-2. On the other hand if negative sequence forward Clark Transformation, equation C.1-14, is applied instead, \( V_\beta \) leads \( V_\alpha \) refer to figure C.2-3.

Now the next step was to transform the obtained voltage signals from the stationary reference plane to the rotating reference frame using Parke Transformation. The voltages signals obtained using Parke Transformation is known as \( V_\alpha \), which is the real part and \( V_\beta \), which is the imaginary part. \( V_\beta \) and \( V_\alpha \) are orthogonal to one another too.

When these signals are rotating at same frequency as the three-phase grid, they have the effect of being stationary when they are being observed from the rotating reference frame, [22], appendix C section C.2 discusses this.

The Parke Transformation is formed of 2 by 2 matrices; this matrix is composed of sine and cosine function, see equation C.2-20. The input signals of the Parke transformation are the two stationary signals, \( V_\alpha \), \( V_\beta \) and a phase angle.

This phase angle, \( \gamma \), is the three-phase inverter phase angle, which was obtained by using a PI controller and an integral function, see figure 3.4.1-1. The input of the PI controller is an error signal, made of the difference of the setpoint and the signal \( V_\alpha \).
The set point was set to zero, which would force \( V_d \) to zero. When \( V_d \) tracks the set point to zero, it was argued that the three-phase inverter phase angle would be the same as the three-phase grid phase angle, \( \theta \), i.e., the two systems would be at the same frequency [14]. The PI controller output signal was a frequency signal; this frequency in turn was integrated into the required angle by the integrator plant, see figure 3.4.1-1.

Therefore, the same principle was used for this research. In addition, the PLL PI-based controller discussed in [14] was argued to be simple to be implemented in a digital signal processor (DSP), fast and robust for the three-phase utility applications even if the utility voltage is distorted.

### 3.4.1.1 Design of PLL PI-based using Clarke and Park Transformation

Following the work of Kaura and Blasko [14], a PLL PI-based controller was derived from basic principle derivation for this research. Some variables will be defined for the analysis. The symbol \( \theta \) known as theta was defined as the three-phase grid phase angle, which rotates at 50Hz and the symbol \( \gamma \) known as gamma was defined as the three-phase inverter phase angle.

The fundamental aim of the PLL PI-based controller is to equate \( \gamma \) to \( \theta \) and then lock it there. Now using equation (C-1) and all those equations discussed in section C.2 in appendix C, equation (3.4.1.1-1) was obtained [14].

\[
\begin{bmatrix}
V_x \\
V_y
\end{bmatrix} = -V \begin{bmatrix}
\sin(\gamma - \theta) \\
\cos(\gamma - \theta)
\end{bmatrix};
\]

(3.4.1.1-1)

The full derivation of equation (3.4.1.1-1) can be found in appendix D.

Thus from equation (3.4.1.1-1), it was clear that when \( \gamma \) was equal to \( \theta \), \( V_d = 0 \), which validates the discussion in the previous section. Kaura and Blasko, [14] also mentioned
that by regulating $V_d$ to zero the possibility of rapidly locking the inverter voltage to utility voltage was high.

Using equation (3.4.1.1-1) and focusing the attention to $V_{d}$, the simplified control model of the PLL PI-based system in figure 3.4.1-1 is presented in figure 3.4.1.1-1 [14].

![Figure 3.4.1.1-1: Simplified block diagram for PLL PI-based Controller][14]

The grid phase angle "θ" was calculated using equation (3.4.1.1-2)

$$\theta = \text{atan} 2\left(V_x, V_y\right)$$

(3.4.1.1-2)

Therefore, figure 3.4.1.1-1 was used to implement the PLL PI-based controller for this project. The feedforward signal, $\omega_f$, as it is illustrated in figure 3.4.1.1-1 is used to help regulating the tracking error due to any system frequency change [14]. However, for this thesis in practice, $\omega_f$ was not used, because the utility grid frequency was quite stiff.

Calculating the open loop transfer functions from figure 3.4.1-1, equations (3.4.1.1-3) to (3.4.1.1-5) were obtained.
\[ q(s) = k(s)g(s) = K_p \left( 1 - \frac{T_{int}s}{T_{pil}s} \right) \left( \frac{1}{s} \right) \]  
(3.4.1.1-3)

\[ k(s) = K_{p, pil} \left( 1 + \frac{T_{pil}s}{T_{pil}s} \right) \]  
(3.4.1.1-4)

\[ g(s) = K_i \left( \frac{1}{s} \right) \]  
(3.4.1.1-5)

Expanding equation (3.4.1.1-4), equation (3.4.1.1-6) was obtained.

\[ k(s) = \frac{K_{p, pil}}{T_{pil}s} + K_{p, pil} = \frac{K_i}{s} - \frac{K_{p, pil}}{s} \]  
(3.4.1.1-6)

Where \( q(s) \) is the open loop transfer function, \( k(s) \) is the PI control; it is a type 1 control, which means that it is made of only one integrator [19]. The transfer function \( g(s) \) is the integrator plant. The variable \( K_{p, pil} \) is the proportional gain, its function is to set the high frequency gain. \( T_{pil} \) is the integrator time constant. The integrator gain, \( K_i \), is equal to the ratio of the proportional gain over the integral time constant.

In addition, the integral gain sets the low frequency gain of the open loop system, \( q(s) \). Martin Braae [19], mentioned that this action would enable the close loop system to track the setpoint with good precision.

It was mentioned that because the PLL PI-based controller had two integrators connected in series see figure 3.4.1.1-1, where the first one is the integrator part of the PI control and the other one is the PLL PI-based controller plant, \( g(s) \) [14]. Consequently, the PLL PI-based controller could be used as a filter too, so this would help to block any unwanted noise in the output of the PLL PI-based controller, which would enter with the sampled voltages [14].
3.4.1.2 PLL PI-based controller gain parameters calculation

Figure 3.4.1.1-1 can be treated as a linear control system due to the fact that $\sin(\gamma - \theta)$ behaves in a linear manner for small values of $(\gamma - \theta)$, thus $\sin(\gamma - \theta)$ can be approximated to $(\gamma - \theta)$ [14].

Methods such as root-locus or nyquist design can be used to calculate the PI controller gains [19], however the method used in reference [14] was the method of symmetrical optimum. The equations (3.4.1.2-1) to (3.4.1.2-3) were derived from this method [14], and were used to calculate the gain for this thesis.

\[
\omega_s = \frac{1}{\alpha T_s} \quad \text{(3.4.1.2-1)}
\]

\[
T_{po} = \omega_s^2 T_s \quad \text{(3.4.1.2-2)}
\]

\[
K_p = \left( \frac{1}{\alpha} \right) \left( \frac{1}{VT_s} \right) \quad \text{(3.4.1.2-3)}
\]

Where, $\alpha$ known as alpha was defined as the normalizing factor, $T_s$ the system sampling time, and $V$ the grid amplitude voltage [14].

For this thesis the switch frequency was chosen to be 10 kHz, which meant $T_s = 100\mu s$. The grid voltage was sampled at the lower side of the three-phase transformer, at rms line-to-line voltage of 231 V, thus $V_{\text{rms,LL}} = 45.234V$, but $V = V_{\text{rms,LL}}$ for equation (3.4.1.2-3).

The normalizing factor used in reference [14] was chosen to be 2.4 or 30. It was discussed that with $\alpha = 2.4$, it would enable the PLL PI-based controller to quickly lock to a distorted utility voltage, however its output signal would be full of harmonics. On the other
hand with $\alpha=30$ the locking is not as quick but gives a clean output signal on the PLL PI-based controller.

Thus the same values of $\alpha$ were used for this project, table 3.4.1.2-1 illustrate the PI controller gains and its bandwidth frequency.

<table>
<thead>
<tr>
<th>$\alpha$</th>
<th>$\omega (\text{rad/s})$</th>
<th>$\omega (\text{Hz})$</th>
<th>$K_p$</th>
<th>$T_{pi}$ (msec)</th>
<th>$K_{i_{pi}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.4</td>
<td>4166.67</td>
<td>663.14</td>
<td>92.11</td>
<td>0.576</td>
<td>159913.2</td>
</tr>
<tr>
<td>30</td>
<td>333.33</td>
<td>53.05</td>
<td>7.37</td>
<td>90</td>
<td>81.9</td>
</tr>
</tbody>
</table>

From table 3.4.1.2-1, it can be seen that with $\alpha=2.4$ the proportional and integral gains were much bigger compared with $\alpha=30$, specially the integral gain, which helped to understand why $\alpha=2.4$ had a fast tracking compared with $\alpha=30$.

Kaura and Blasko, [14], added that in practice both values could be used, $\alpha$ equal to 2.4 would be used to quickly lock to the utility grid voltage because of its high bandwidth and then, changing to $\alpha$ equals to 30 to give a clean PLL output signals.

Figure 3.4.1.1-1, represent the control loop in continuous time domain, it was implemented in this way in the simulation. However, in practice, due to nature of the DSP chip, which is in digital form, where the signals are sampled or discrete, thus figure 3.4.1.1-1 was changed to discrete time domain. The next section will discuss this.

### 3.4.1.3 PLL PI-based Controller in digital form

In the DSP chip, the signals used were sampled and quantized from its continuous counterpart signals [23]. This was possible by using analog to digital converter (ADC) in conjunction with a sample-and-hold (S/H) device. The S/H had the aim to allow the signal to keep entering the ADC while it was being converted [23].
Chapter 3

However, to convert back to analog signals, a digital to analog converter (DAC) in conjunction with a zero order hold (ZOH) was used. The ZOH was the digital equivalent of the S/H. The ZOH had the aim of holding the last sampled signals until the next sample happens [23, 24]. Figure 3.4.1.3-1 shows this.

![Figure 3.4.1.3-1: Representation of ZOH approximation [24].](image)

In figure 3.4.1.3-1, variable "k" represents the present value being sampled, "k+1" is the next sampled value at sample time T; and S(t) is the signal being sampled [24].

The PLL PI-based controller transfer function h(s) and g(s) were transformed to discrete form by using z-transformation, this process enable the PLL PI-based controller to be implemented digitally in a very simple away.

However, for those transfer functions to be operated successfully digitally, the ZOH function should be implemented with them. As discussed above it holds the sampled signals entering each transfer function for a time T; and updates to the next sampled value in the next period.

The transfer function of the ZOH was defined as shown in equation (3.4.1.3-1) [19].

\[ \frac{h(s) = \frac{1 - e^{-sT}}{s}} \] (3.4.1.3-1)
Applying the z-transform to the transfer function $k(s)$ and $g(s)$ in conjunction with equation (3.4.1.3-1), equations (3.4.1.3-2) and (3.4.1.3-3) were obtained.

\[ k(z) = z \left[ k(s) \cdot h(s) \right] \quad (3.4.1.3-2) \]

\[ g(z) = z \left[ g(s) \cdot h(s) \right] \quad (3.4.1.3-3) \]

Substituting equations (3.4.1.2-5), (3.4.1.2-6) and (3.4.1.3-1) into (3.4.1.3-2) and (3.4.1.3-3) and after a bit of simplification, equations (3.4.1.3-4) and (3.4.1.2-5) were obtained [19].

\[ k(z) = z \left[ \left( \frac{K_f}{s^2} + \frac{K_p}{\rho s} \right) \right] = z \left[ \left( \frac{K_f}{s^2} + \frac{K_p}{\rho s} \right) e^{-sT} \right] \quad (3.4.1.3-4) \]

\[ g(z) = z \left[ \frac{K_f}{s^2} \right] = z \left[ \frac{K_f e^{-sT}}{s^2} \right] \quad (3.4.1.3-5) \]

In addition, using real translation principle, equations (3.4.1.3-6) and (3.4.1.3-7) were obtained [19].

\[ k(z) = (1 - z^{-1}) z \left[ \left( \frac{K_f}{s^2} + \frac{K_p}{\rho s} \right) \right] \quad (3.4.1.3-6) \]

\[ g(z) = (1 - z^{-1}) z \left[ \frac{K_f}{s^2} \right] \quad (3.4.1.3-7) \]
Using the z-transform table, \[19\], equations (3.4.13-6) and (3.4.13-7) were transformed to equations (3.4.13-8) and (3.4.13-9).

\[
k(z) = \frac{K_{I_p}T_s - K_{I_p}^{U}(z-1)}{(z-1)} \quad \text{(3.4.13-8)}
\]

\[
g(z) = \frac{K_{I_s}}{(z-1)} \quad \text{(3.4.13-9)}
\]

Moreover representing \(k(z)\) and \(g(z)\) in terms of its input and output, and neglecting the feedforward input, \(\omega_f(x)\) due to the reason explained above, equations (3.4.13-10) and (3.4.13-11) were obtained.

\[
u(z) - \frac{K_{I_p}T_s + K_{I_p}^{U}(z-1)}{(z-1)}\]

\[
e(z) \quad \text{(3.4.13-10)}
\]

\[
y(z) = \frac{K_{I_s}}{u(z)} \quad \text{(3.4.13-11)}
\]

Applying cross multiplication in the equations (3.4.13-10) and (3.4.13-11), equations (3.4.13-12) and (3.4.13-13) were obtained.

\[
z u(z) = K_{I_p}T_s e(z) + z K_{p} e(z) - K_{p} c(z) \cdot u(z) \quad \text{(3.4.13-12)}
\]

\[
z y(z) = K_{I_s} T_s u(z) + y(z) \quad \text{(3.4.13-13)}
\]

Dividing equations (3.4.13-12) and (3.4.13-13) by \(z\) and applying the inverse z-transformation it yields the difference equations, as illustrated in equations (3.4.13-14) and (3.4.13-15) \[19\].
\[ u_k = K_i \frac{1}{T_s} e_{k-1} + K_p \frac{1}{T_s} e_k - K_p \frac{1}{T_s} e_{k-1} + u_{k-1} \]  

(3.4.1.3-14)

\[ y_k = K_i T_s u_{k-1} + y_{k-1} \]  

(3.4.1.3-15)

Where \( u_k \), \( e_k \), and \( y_k \) represent the present values, and \( u_{k-1} \), \( e_{k-1} \), and \( y_{k-1} \) represents the previous values.

The variable \( u_k \) is the PI controller output equation in digital form and \( y_k \) is the integral function output equation in digital form. The PLL PI-based control had initial conditions and it was important to initialize them for a good operation of the system.

A good initial value to be implemented was zero, however, it was noted that the digital integral representation, equation (3.4.1.3-15), was only composed by previous values variables as discussed before. Thus the initial condition created a response delay in the equation (3.4.1.3-15) of \( T_s \) period [14].

### 3.4.1.4 PLL PI-based algorithm implementation

This section will illustrate, the block diagram of simplified controller of PLL PI-based controller, figure 3.4.1.1-1 in code form, also it will discuss its implementation in DSP chip, using a high-level language C.

Figure 3.4.1.1-1 has three comparators, which were: the error comparator \( e(s) \), i.e. the difference between the setpoint and the feedback signal. The next comparator was the phase difference between the three-phase inverter phase angle and the three-phase grid phase angle.

Finally, the last comparator was the feedforward \( \omega_f(s) \) comparator. The feedforward comparator was neglected due to the reasons explained above. The aim of a comparator was to add or subtract signals.
One important thing to understand was that when the software is implemented, the compiler reads the code line by line from top down, therefore it was important to write the code in such a way that the compiler execute exactly what it was supposed to do.

On that note, because $\theta(s)$ was the only calculated sampled signal coming into the control loop and it was joined by required signal $\gamma(s)$ in the comparator as discussed above, thus the PLL PI-based algorithm code was started in the feedback loop, and equation (3.4.1.4-1) illustrates this.

$$\text{theta_PLL_diff} - \gamma - \theta = 0; \quad (3.4.1.4-1)$$

The next equation (3.4.1.4-2) was defined as "Feedback PLL", which was composed of a sinusoidal function, which takes as argument the angle difference illustrated in the equation (3.4.1.4-1)

$$\text{Feedback_PLL} = \sin(\text{theta_PLL_diff}); \quad (3.4.1.4-2)$$

The voltage amplitude, $V$, in feedback path as illustrated in figure 3.4.1.1-1 was neglected and left as unity for simplicity in equation (3.4.1.4-2). This was because, it was mentioned that if variable $V$ is used, then any grid voltage distortion such as a voltage dip or voltage unbalance, would result in the loss of $V$ in the control loop [14].

Equation (3.4.1.4-2) was the feedback signal $V_f$ as discussed in section 3.4.1.1, recalling the argument made in the previous section, that by forcing $V_f$ to zero the three-phase inverter phase angle would tracks the three-phase grid phase angle, thus the setpoint as discussed previously was set to zero.

Equation (3.4.1.4-3) presents the error signal. This error signal was the input signal for the PI controller.

$$\text{err_PLL} = \text{Setpoint_PLL} - \text{Feedback_PLL}; \quad (3.4.1.4-3)$$
The digital PI controller derived in section 3.4.1.3, equation (3.4.1.3-14) was implemented in practice. Where \( u_k \) in the code was defined as \( U_{\text{PLL}} \), \( u_{k-1} \) was defined as \( U_{\text{PLL}_k} \), \( e_k \) was defined as \( \text{err}_{k_{\text{PLL}}} \) and finally \( e_{k-1} \) was defined as \( \text{err}_{k_{\text{PLL}}-1} \).

The product of integral gain \( K_i \) with \( T_i \), and the proportional gain, \( K_p \), were represented as fraction with the denominator having a maximum value of \( 2^{16} \). This number representation, \( 2^{16} \), is an integer representation, which is very important in a digital signal processor fixed-point chip. The theory of fixed-point number representation will be dealt in the software chapter, section 5.2.3.6.

Finally, next step was to use the integrator digital equation, as derived in section 3.4.1.3, equation (3.4.1.3-15). Where \( y_k \) in the code was defined as \( Y_{\text{PLL}} \) and \( y_{k-1} \) was defined as \( Y_{\text{PLL}_k} \). With this equation, the block diagram of figure 3.4.1.1-1 was complete in the code.

At this point in the code, the previous values were set to the present values, so that in the next entrance in the code they can be used accurately. They are illustrated in equations (3.4.1.4-5), (3.4.1.4-6) and (3.4.1.4-7).

\[
e_{k-1} = e_k; \quad (3.4.1.4-5)
\]
\[
u_{k+1} = u_k; \quad (3.4.1.4-6)
\]
\[
y_{k-1} = y_k; \quad (3.4.1.4-7)
\]

However, when the code was run for the first time, the above equations were initialized to zero in the main code routine, to ensure proper operation of the PLL control algorithm as discussed previously, refer to appendix 1 too.

In practice equation (3.4.1.3-15) was changed to equation (3.4.1.4-8).
control the real and reactive power respectively. By controlling \( i_r \) and \( i_q \) individually, it was possible to

\[
\text{where, } i_r \text{ and } i_q \text{ are the real and imaginary component of the resulting current.}
\]

- and \( j \text{ and } j \) control using \( P \) controller and discrete techniques.

current. Moreover, and again, \( [11 \] \) has been illustrated by controlling the \( j \) current

The focus of this chapter is on control of the inner loop current controller to control the low-pass filter

3.4.2 Inner Loop Current Controller

This, phase inverter by using the voltage drop across the inductor. The next section will discuss the derivation of the inner loop current controller of this process inversely. Hence, the phase response would be zero.

\[
\text{where } i_{i_r} \text{ and } i_{i_q} \text{ are the initial value of zero, hence the phase response would be zero.}
\]

response, equation (3.4.3-13), which at this point is equal to velocity \( \omega \) and \( \omega \). In equation (3.4.3-13), the differential of the PL controller would not affect the phase any change, however, this fast change of the PL controller would not affect the phase.

\[
\text{by substituting equation (3.4.3-13) into equation (3.4.3-14).}
\]

In other words, if equation (3.4.3-13) were used instead, then in the first instance, in the non-zero value in the first instance.

\[
\text{of the value. This can be better understood by modifying the equation (3.4.3-14) and a}
\]

\( \text{(3.4.3-13)} \) that the reference output response equation (3.4.3-8) would not be zero in the first instance. In other words, if equation (3.4.3-13) were used instead, then in the first instance.

Where instead of using the previous value as the desired value, \( \omega \) was used. Thus

\[
\frac{dX}{dt} + u \frac{X}{T} = \frac{X}{T}
\]
Figure 3.4.2-1 illustrates a single-phase inverter connected to a single-phase grid through
a LC filter. Figure 3.4.2-1 was used to derive the inner current controller from basic
principle derivation for this thesis as discussed in [15].

![Diagram of single-phase grid-tie inverter]

Assuming the positive direction of the current to be from the converter to the grid, thus
the inductor voltage drop is represented as equation (3.4.2-1)

\[ V_{Conv} - V_{Grid} = V_L. \]  \hspace{1cm} (3.4.2-1)

Where, \( V_L \) is the voltage drop across the inductor filter. In addition, equation (3.4.2-1)
was modified to equation (3.4.2-2) to represent the three-phase inverter system.

\[ V_{Conv\_abc} - V_{Grid\_abc} = V_{L\_abc}. \]  \hspace{1cm} (3.4.2-2)

The inductor voltage drop was represented also as shown in equation (3.4.2-3)

\[ V_L = L \frac{dI_L}{dt}. \]  \hspace{1cm} (3.4.2-3)

Furthermore, substituting equation (3.4.2-3) into equation (3.4.2-2) and applying positive
sequence Clarke Transformation, equation (C.1-13) as well as Park Transformation,
equation (3.4.2-4) was obtained. Refer to equation (E-7) appendix E.

$$
\begin{bmatrix}
V_{Conv_x} \\
V_{Conv_y}
\end{bmatrix} =
\begin{bmatrix}
V_{Grid_x} \\
V_{Grid_y}
\end{bmatrix}
= 
\begin{bmatrix}
\cos \gamma & \sin \gamma \\
-\sin \gamma & \cos \gamma
\end{bmatrix}
L \frac{d}{dt}
\begin{bmatrix}
i_{L_x} \\
i_{L_y}
\end{bmatrix}
\tag{3.4.2-4}
$$

After evaluating equation (3.4.2-4), equation (3.4.2-5) and (3.4.2-6) were obtained.

$$
V_{Conv_x} = -\omega L i_{L_x} + L \frac{d}{dt} i_{L_x} + V_{Grid_x}
\tag{3.4.2-5}
$$

$$
V_{Conv_y} = -\omega L i_{L_y} + L \frac{d}{dt} i_{L_y} + V_{Grid_y}
\tag{3.4.2-6}
$$

Where, $V_{Conv_x}$, $i_{L_x}$ and $V_{Conv_y}$, $i_{L_y}$ were the real and imaginary component in rotating reference plane of the three-phase inverter voltage and current respectively. $V_{Conv_x}$, $V_{Conv_y}$ once inverted back to the stationary reference frame, by using the inverse Park Transformation expression (C.2-22), they were used as input to the space vector pulse width modulation (SVPWM) to produce the switching signals for the three-phase inverter.

The detail of derivation of equations (3.4.2-5) and (3.4.2-6) from equation (3.4.2-4) can be found in appendix E. Using equations (3.4.2-5) and (3.4.2-6), the control block diagram of figure 3.4.2-2 was obtained.
For this thesis the current controller as presented in figure 3.4.2-2 was only applied in simulation design, chapter 4, due to time constrain. Thus, a discrete analysis for the current controller to be implemented in the DSP chip is not presented here, but can be found in reference [11].

The components $-\omega L_i_d$ and $\omega L_i_q$, as illustrated in figure 3.4.2-2, are known as cross-coupling [15, 25], which means that a sudden big change in the $i_{d\_ref}$, the reference setpoint, in relation to $i_{L_d}$ would not only cause a change in $V_{Conv_d}$ but also in $V_{Conv_q}$, the same argument applies for $i_{L_q}$.

For this thesis, a step test was not done for the current loop PI control because of type of load profile UCTMS has, which does not change suddenly but increases gradually throughout the day until it reaches its MD and then comes back to its minimum value as illustrated in figure 2.3-1. A normal operation without blackout was assumed too for simplicity.
3.4.3 Real and reactive power flow representation in stationary and rotating reference plane

As discussed in appendix C, the three-phase current and voltage can be represented in stationary and rotating reference plane by using equations (C-1) and (C-2). The ultimate aim of the project was to control bi-directionally the real and reactive power flow of the three-phase inverter, thus it would make perfect sense to represent the three-phase real and reactive power in stationary and rotating reference plane.

Akagi [20, 26] proposed a definition of the instantaneous three-phase real power as follow:

\[ p = v_a i_a + v_b i_b \]  \hspace{2cm} (3.4.3-1)

Malinowski, [20] claims that this definition of the instantaneous power is the same as the standard definition of instantaneous three-phase power, which is illustrated in the equation 3.4.3-2.

\[ p(t) = v_a(t) i_a(t) + v_b(t) i_b(t) + v_c(t) i_c(t) \]  \hspace{2cm} (3.4.3-2)

For the instantaneous reactive power, \( q \), Akagi [20, 26] proposed that,

\[ q = v_a \times i_\beta + v_\beta \times i_a \]  \hspace{2cm} (3.4.3-3)

Now representing equations (3.4.3-1) and (3.4.3-3) in matrix form, equation (3.4.3-4) was obtained [20].

\[
\begin{bmatrix}
  p \\
  q
\end{bmatrix} =
\begin{bmatrix}
  v_a & v_\beta \\
  -v_\beta & v_a
\end{bmatrix}
\begin{bmatrix}
  i_a \\
  i_\beta
\end{bmatrix}
\]  \hspace{2cm} (3.4.3-4)
Where, \( p \) represents the total three-phase real power, and \( q \) the total three-phase reactive power.

The Clarke transformation to calculate the voltage and the current, to represent the instantaneous real and reactive power, as defined in the equation (3.4.3-4) differs from the one defined in equation (C-1) appendix C. This difference has to do with the multiplication of the coefficient, which in this case must be multiplied by \( \frac{\sqrt{2}}{\sqrt{3}} \) instead of \( \frac{\sqrt{2}}{3} \) [20]. Equation (3.4.3-5) shows this.

\[
\begin{pmatrix}
  x_\alpha \\
  x_\beta
\end{pmatrix} = \frac{\sqrt{2}}{\sqrt{3}} \begin{pmatrix}
  1 & -1/2 & -1/2 \\
  -1/2 & 1 & -1/2 \\
  -1/2 & -1/2 & 1
\end{pmatrix} \begin{pmatrix}
  x_\alpha \\
  x_\beta
\end{pmatrix} \tag{3.4.3-5}
\]

This action had the effect of making the instantaneous real and imaginary power of equation (3.4.3-4) to be equal to the conventional instantaneous real and imaginary three-phase power, [20].

Now applying Parke Transformation in the voltage and current signals alpha and beta of equation (3.4.3-4) and using as the input angle the three-phase inverter phase angle, \( \gamma \), and at same time solving for the current signals, thus equation (3.4.3-5) was obtained.

\[
\begin{pmatrix}
  i_\alpha \\
  i_\beta
\end{pmatrix} = \frac{1}{V_\alpha^2 + V_\beta^2} \begin{pmatrix}
  V_\alpha & V_\beta \\
  -V_\beta & V_\alpha
\end{pmatrix} \begin{pmatrix}
  p \\
  q
\end{pmatrix} \tag{3.4.3-6}
\]

One thing to notice is that the real and reactive power calculated using the voltage and current signals either in stationary or rotating reference plane would be the same.

Equation (3.4.3-5) was represented in block diagram as presented in figure 3.4.3-1
For the project, $p$ and $q$ were the setpoint powers i.e. the powers that the three-phase inverter must deliver. The variables $V_d$ and $V_q$ were the output voltage signals of the three-phase inverter after the low-pass filter and $i_d$ and $i_q$ were the produced output setpoint currents, also after the LC low pass filter [11].

From the above discussion, figure 3.4.3-1 was combined with figure 3.4.2-2, which produced figure 3.4.3-2.
Figure 3.4.3-2: Minor loop current controller in conjunction with power calculator

Figure 3.4.3-2 is very important results because it helps to realize the bi-directional flow of real and reactive power by using the minor loop current controller in rotating reference plane.

Using reference [11], the reference currents, $i_{L_d\_ref}$ and $i_{L_q\_ref}$, see figure 3.4.2-2 above, were able to be calculated from the power calculator by adding the inductor filter current, $i_{L_d}$ and $i_{L_q}$ and subtracting the L-C filter output current $i_{Grid_d}$ and $i_{Grid_q}$ respectively, from the power calculator reference output currents, $i_{Grid_d\_ref}$ and $i_{Grid_q\_ref}$ respectively.

3.4.4 Peak Load shaving Algorithm

The Peak Load Shaving algorithm was developed from the theory discussed in section 2.3.1, whereby the focus was to decrease the real and reactive power of the three-phase inverter, in such way that the apparent power is decreased optimally. As discussed, that would be possible by delivering the apparent power from the three-phase inverter at the same PF as the three-phase grid.
Moreover, this action would mean that the three-phase grid currents would be in phase with the three-phase inverter currents. In addition, it was argued previously; that whenever the customer load happens to be above a set threshold, the power available in the battery must be delivered to the three-phase grid through a DC-AC three-phase inverter. Conversely, if the customer load happens to be below a set threshold the battery must be charged.

From the above discussion it could be understood that the battery activities (charging and discharging mode) were governed by the threshold settings. Thus, the next section will discuss the threshold algorithm design and its implementation in Simpower.

3.4.4.1 Threshold algorithm

In section 2.3.3, the setting of an ideal monthly threshold value was assumed in such a way, which only the maximum monthly peak would be shaved. This assumption helped to simplify the battery sizing analysis.

However, in reality the monthly peak load would not be known before hand, so it would be hard to choose a threshold value that would only decrease the maximum monthly peak at full capacity of the three-phase inverter. Thus, different method can be used to predict monthly peak load, for instance load forecasting [27].

For this project, however, a new method was developed. This method uses the previous history of the maximum monthly peak power; see table 1.2.4-1, to choose a reasonable initial threshold setting for a specific month.

Thereafter, it has the aim of preventing the difference between the maximum customer daily peak load and the set threshold value to exceed the inverter capacity. Thus, the threshold value would follow the changes of the maximum customer daily peak load in
such way to keep the difference the same as the inverter capacity or a desired percentage shaving.

Once the maximum daily customer peak load for that month is surpassed and reach a new maximum value for that month, the new threshold value would be calculated and held constant as long the difference between the new MD and the threshold value is less or equal to the three-phase inverter capacity.

This new threshold value would be the maximum value that the three-phase grid would reach in that month and consequently it would be the new MD for billing purpose. Figure 3.4.4.1-1 presents the discussion.

![Diagram](image)

Figure 3.4.4.1-1: Threshold settings profile

Once the following month would be reached, the threshold value is reset to an acceptable value for that specific month using the UCTMS history MD, as presented in section 1.2.4 in table 1.2.4-1. Note that the analysis presented in figure 3.4.4.1-1 does not take in consideration the battery capacity. The focus was the threshold value settings only.
Using the analysis discussed in the previous paragraphs, the threshold settings algorithm was implemented in SIMPLORER for 5% shaving. Refer to Appendix C.6 to see the code. Figure 3.4.4.1-2 shows the threshold setting algorithm flow chart.

Figure 3.4.4.1-2: Threshold algorithm flow chart
The three-phase inverter forwards the three-phase grid.

The lead-acid battery in this project. The flow of power was chosen to be positive. From the

figure 3.4.2-1 illustrates the flow of charging and discharging implementation of the lead-acid battery was written and implemented in Simulink as appendix C.5.

The three-phase and apparent power condition. An algorithm to simulate the discharge of the lead-acid battery and real power delivered. The apparent power G reference. The purpose of the algorithm is to calculate the real power of the lead-acid battery. To fulfill the purpose, the discharge of the lead-acid battery is charged through the three-phase grid.

Through the three-phase source apparent power's source, would be below the threshold point.

the lead-acid battery (see appendix C.5). Choose algorithms are where whenever the three-phase grid apparent power would reach 98% of the lead-acid battery, as well as an algorithm that would decrease the flow of real power.

However, a basic algorithm was developed to illustrate the flow of real power into the

implemented successfully due to Simulink because of the possibility of using a

The charging of the lead-acid battery in Simulink as discussed in section 2.4.2 was not

3.4.4.2 Battery charging and discharging algorithm
Chapter 3

Figure 3.4.4.2-1: Peak Load Shaving algorithm flow chart

The algorithm as illustrated in figure 3.4.4.2-1 had as input the three-phase source apparent power, \( S_{\text{Source}} \); the tree-phase load apparent power, \( S_{\text{Load}} \) and the threshold value, \( \text{Thresh\ new} \). The three-phase grid apparent power and the tree-phase load apparent power were calculated as describe in appendix G.2 and G.3 respectively.
Its output variables were the real and reactive power $p$ and $q$. These output variables were used as input to figure 3.4.3-2. In this way the real and reactive power were controlled bi-directionally by operating the three-phase inverter as CSI. Figure 3.4.4.2-2 illustrates the complete closed loop control design.

Figure 3.4.4.2-2: complete control design block diagram for peak load shaving
3.5 Chapter Summary

From the above discussion, the following points are summarized:

- Using the three-phase inverter as CSI, improves the three-phase inverter current quality and hence the power quality being delivered by the three-phase inverter as discussed in reference [11].
- PLL. PI-based controller as discussed in reference [14] was successfully design in digital form.
- The Clarke and Park Transformation were very crucial techniques to implement the PI controller in PLL and minor current loop.
- A threshold algorithm was designed in section 3.4.4.1, and it had the aim to keep the difference between the MD and the threshold value at the maximum inverter capacity or less.
- The combination of the PLS algorithm with a power calculator in conjunction with a minor loop current controller gave the possibility of the three-phase inverter to control the real and reactive as discussed in section 2.3.1

The next chapter will discussed the modeling of the three-phase inverter topology in simulinker as described in figure 3.3-1. The proposed PLS technique for UCTMS was simulated.
4 Modeling and simulation of chosen topology in Simplorer Version 7 to identify control algorithm for peak shaving and provide foundation for control software

The procedure to simulate the chosen three-phase topology for PLS followed the following steps:

- Modeling of the three-phase supply as will be discussed in section 4.1.
- Modeling of the three-phase load as will be discussed in section 4.2.
- Modeling of the three-phase inverter as will be discussed in section 4.3.
- Modeling of the three-phase transformers as will be discussed in section 4.4.
- Modeling of the battery as will be discussed in section 4.5.
- Finally, modeling of the low pass filter as will be discussed in section 4.6.

When the entire models were ready and assembled, the next step was to simulate the following: PLL PI-based controller as was discussed in section 3.4.1.2 in continuous mode. Simulation of the inner current controller i.e. the low pass filter inductors currents as was discussed in section 3.4.2. Simulation of the real and reactive power as was discussed in section 3.4.3.

Thereafter, simulation of the SVPWM to switch the IGBT gates; finally, simulation of the PLS by charging the battery below a set threshold and discharge the battery when the load demand goes above the set threshold as discussed in section 3.4.4.

4.1 Modeling of the three-phase supply

The three-phase source was modeled with a three single-phase sources, phase shifted by 120 degree from each other. Positive sequence connection was chosen to reflect the actual three-phase source connection, refer photo 5.1.1-1. In positive sequence connection, $V_A$ leads $V_B$ by 120° and in turn, $V_B$ leads $V_C$ by 120° (where $V_A$, $V_B$
and $V_C$ are line to neutral voltage. Figure 4.1-1 below shows the connection of the three-phase source in the Simiplorer.

![Figure 4.1-1: three-phase source representation in Simiplorer](image)

The red dots represent the flow of the current in this case from left to right. [28]. Figure 4.1-2 shows the voltage source input parameter panel.

![Figure 4.1-2: Voltage source input parameter in Simiplorer simulation](image)

The three-phase source as it is shown on the figure 4.1-1 was set to 230V rms line to neutral with frequency of 50Hz in the voltage source panel in figure 4.1-2. The three-phase voltage signals are illustrated on figure 4.1-3.
Figure 4.1-3: Positive sequence Three-phase Balanced Source

From figure 4.1-3, it can be seen that the three-phase supply was following positive sequence connection as described above. The signals for calculation were acquired using the meters provided by simplot such as the voltmeter, ammeter. Table 4.1-1 was taking directly from reference [28].

Table 4.1-1 shows the meters and electrical sources, it helps to see the direction flow of the current and the voltage direction in each element simplot uses. The results of table 4.1-1 were very important one for the control design.

<table>
<thead>
<tr>
<th>Table 4.1-1: Simplotor Reference arrows system [28]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Electric</td>
</tr>
<tr>
<td>Voltage Sources</td>
</tr>
<tr>
<td>![Voltage Sources Icon]</td>
</tr>
<tr>
<td>Voltmeter</td>
</tr>
<tr>
<td>![Voltmeter Icon]</td>
</tr>
</tbody>
</table>

The three-phase source was modeled as ideal voltage source for simplicity. In the next section, we will discuss the three-phase load modeling.
The switches to increase the load in Figure 4.2.1-1 were controlled by a look-up table. The good thing about look-up tables was that it could produce any shape of signals, from a sinusoidal waveform, polynomial, etc., to random shape depending on the user choice. Thus, the waveform used was a simple pulse, which gave zero (off) and one (on) to the switches. Figure 4.2.1-2 shows the look-up table panel.

Figure 4.2.1-2: Look up table properties panel in Simplorer
In figure 4.2.1-2, the interpolation was set to without to allow the transaction of the switch from "off" to "on" to be instantaneous. The look-up table characteristic is illustrated in figure 4.2.1-3.

![Figure 4.2.1-3: Pulse signal to switch the extra load on and off](image)

The three-phase source and load were ready to be connected; figure 4.2.1-4 shows their connection.

![Figure 4.2.1-4: Simulation of the three-phase source and three-phase load](image)

Figure 4.2.1-4 was simulated and the total three-phase power was shown in figure 4.2.1-5. Figure 4.2.1-6 shows the lookup table characteristic as function of time. When it was compared with figure 4.2.1-4 it could seen that the switches were working fine.
Figure 4.2.1-5: Three-phase Power drawn by the three-phase Load

Figure 4.2.1-6: Lookup table pulse characteristic

Figure 4.2.1-7 depicts the PF that the chosen resistor and inductor yielded.

Figure 4.2.1-7: Simulated power factor of 0.95
Figure 4.2.1-8 shows that the rms current drawn by the each phase inductor was below the rated current of the practical inductors i.e. the rms current was \( \frac{5.7}{\sqrt{2}} = 4.1 \). 

![Three-phase current drawn by each phase](image)

**Figure 4.2.1-8: Three-phase load current drawn by each phase**

The total power and the power factor were calculated by using the equation block, which is illustrated in figure 4.2.1-9.

![Equation Block](image)

**Figure 4.2.1-9: Simpler equation block**

The changing load using a switch was successfully implemented in Simplorer; however, there was a need to model and simulate the actual UCTMS load profile in Simplorer, to be able to simulate the proposed peak load shaving in the actual load profile. Thus, the following section will discuss the actual UCTMS load profile modeling in detail.
4.2.2 Modeling of the actual changing load profile of UCTMS in Simplerer

Using the actual data and specifically the December load profile data, the resistor and the inductor values were calculated (refer to the accompanied CD). These changing resistors and inductors values represent the total changing of the equivalent load impedance for all UCTMS substations, seen as one load. The procedure taken will be described below.

From section 2.3.3, it was discussed that the metering system gathered the three-phase average apparent, real and reactive power for UCTMS for a period of eight month. Furthermore, it was discussed that the PF was calculated using equation (2.3-1). For this section, the three-phase real and reactive power and the PF for the December month were used to calculate the changing in resistors and inductors.

The power entering the bus bar in electrical department substation for medical school, see figure 2.4-1 section 2.1, comes from the CTM. Figure 4.2.2-1 illustrates the CTM and all UCTMS substations as illustrated in figure 2.4-1 in section 2-1.
Figure 4.2.2-1: Simplified UCT medical school substation represented as block diagram

As was discussed previously in chapter 2, the measurements were done at the bus bar point as shown in figure 4.2.2-1. The bus bar can be seen as the new supply point for the UCTMS loads. Thus, figure 4.2.2-1 can be represented as figure 4.2.2-2.

In this configuration, the CTM and the bus bar were shown as a balanced-Y three-phase source. All UCTMS substations were illustrated as a three-phase balanced-Δ load, and
this was because the high sides of the three-phase transformers as illustrated in figure 2.1-1 in section 2.1, were connected as delta configuration and its voltage line to line was 11kV rms. In figure 4.2.2-2 $E_{AB}=11kV$ rms.

The total load impedance, $Z_{\Delta}$ is defined as shown in equation (4.2.2-1)

$$Z_{\Delta} = R + jX_L$$

(4.2.2-1)

The inductor values was calculated using equation (4.2.2-2) at frequency of 50Hz

$$X_L = 2\pi \cdot f \cdot L$$

(4.2.2-2)

In balanced three-phase delta load, the three-phase apparent power was equal to the sum of the phase’s apparent power [7, 29]. Assuming a balanced three-phase delta load, the three-phase apparent power was represented as shown in equation (4.2.2-3).

$$S_{3-\theta} = S_{AB} + S_{BC} + S_{CA} = 3 \cdot S_{AB}$$

(4.2.2-3)

Where $S_{AB}=S_{BC}=S_{CA}$ for balanced three-phase delta load. The apparent power in phase $AB$ was defined as shown in equation (4.2.2-4) [29].

$$S_{AB} = P_{AB} + jQ_{AB}$$

(4.2.2-4)

Where, $P_{AB}$ and $Q_{AB}$ are the real and reactive power of the phase $AB$, which could also be defined as illustrated in equations (4.2.2-5) and (4.2.2-6) [29].

$$P_{AB} = V_{ABR} \cdot I_{AB} = R_{AB} \cdot I_{AB}^2 = \frac{V_{ABR}^2}{R_{AB}}$$

(4.2.2-5)
Chapter 4

\[ Q_{AB} = V_{AB, XL} \cdot I_{AB} = X_{L, AB} \cdot I_{AB}^2 = \frac{V_{AB, XL}^2}{X_{L, AB}} \]  \hspace{1cm} (4.2.2-6)

Noticing that in the series connected circuit, the current is the same for both components, but the voltage is shared between them. Thus looking on branch AB of figure 4.2.2-2, the voltage across it was defined as shown in equation (4.2.2-7).

\[ V_{AB} = V_{AB, R} + jV_{AB, XL} \]  \hspace{1cm} (4.2.2-7)

Where for a balanced three-phase delta load, \( V_{AB} = V_{BC} = V_{CA} \). The voltage \( V_{AB, R} \) and \( V_{AB, XL} \) represents the voltage across the resistor and the inductor respectively.

From literature the phase angle between the voltage current triangle is the same as the power triangle and as well as the angle between the resistor component and the reactance [29]. As discussed above the current flowing through for both resistor and inductor in each phase was the same. Consequently it was chosen as the reference for the voltage current triangle shown in figure 4.2.2-3.

\[ V_{AB, R} = V_{AB} \cdot \cos \theta \]  \hspace{1cm} (4.2.2-8)

The angle \( \theta \) is the PF angle. With this in mind, the resistor voltage and the reactance voltage were calculated for each value of the PF using the equations (4.2.2-8) and (4.2.2-9).
Using the above equations (4.2.2-2), (4.2.2-5), (4.2.2-6), (4.2.2-8) and (4.2.2-9) $R_{AB}$ and $L_{AB}$ were calculated. The resistor and reactance for the other branches used the same value as branch AB because a balanced three-phase load was assumed.

The resistors and inductors values were loaded in a lookup table to be able to change the load resistors and inductors in each phase of the three-phase delta load. This procedure helped to mimic UCTMS load profile. Figures 4.2.2-4 and 4.2.2-5 shows the inductors and resistors characteristic values respectively.

Figure 4.2.2-4: UCTMS load inductor values

Figure 4.2.2-5: UCTMS load resistor values

Figure 4.2.1-4 was changed to figure 4.2.2-6. In this configuration, the load inductor and resistor values were changed according to figure 4.2.2-4 and 4.2.2-5 respectively.
The voltage line to neutral $V_A$, $V_B$ and $V_C$ was changed to $\frac{11k}{\sqrt{3}}$ V rms. The three-phase power drawn by the load was the summation of $P_a$, $P_b$ and $P_c$ as illustrated in figure 4.2.1-8. Figure 4.2.2-6 was run and the three-phase power drawn by the load was shown in figure 4.2.2-7.

Using the real data for UCTMS, the real three-phase power, drawn by the UCTMS for the month of December was plotted in excel, so that it could be compared with simulated one. Figure 4.2.2-8 shows this.
Real three-phase power delivered by the public utility

![Power Profile Graph]

Figure 4.2.2-8: Three-phase real power drawn by UCT medical school

From the above discussion, UCTMS load profile was successfully simulated in Simploer. In the next section, the modeling of the three-phase inverter will be discussed.

4.3 Modeling of the three-phase Inverter

The three-phase inverter used in practice was made of Insulated Gate Bipolar Transistors (IGBT) semiconductors manufactured by SEMIKRON. Simploer offers SEMIKRON model and surprisingly the same type used in practice, the SKM 200GB123D. Figure 4.3-1 illustrates this.

![IGBT SEMIKRON Model]

Figure 4.3-1: Simploer IGBT SEMIKRON model SKM 200GB123D

Several attempts were taken to incorporate the IGBT SEMIKRON model to the simulation but with no success. Because of time constrain, simple IGBTs and diodes
components were used to construct the three-phase inverter. Using reference [12] the three-phase inverter was constructed. Figure 4.3-2 illustrates this.

![Figure 4.3-2: three-phase inverter models in Simulor](image)

The IGBTs and diodes components used were of systems level type and from simplorro online help [30] it was stated that they were used to simulate static voltage-current relation. In addition, it was also mentioned, "each voltage causes a corresponding current depending on the selected characteristic" [30].

Moreover it was claimed that the "predefined characteristics defined within the component dialog guarantee a high calculation speed" [30]. Therefore, figure 4.3-2 was used in the simulation. The characteristic used for both IGBTs and diodes components were an exponential predefined characteristic.

The SPWM was used in conjunction with a 10kHz triangle waveform to switch the IGBT gates. It will be discussed later.

### 4.4 Modeling of the three-phase Transformer

The three-phase transformer used in practice had the following rating: 4.5kVA 400/55.4 Y-A line-to-line rms. It was composed by three single-phase three winding transformer with followings ratings: 1.5kVA 230/55.4.

No-Load test and short circuited test were done in each one of the single-phase three winding transformer, refer to appendix F section F.3. Furthermore, modeling the
transformers in Simplorer, the No-Load and shorted circuit test results were used. The no-load and shorted circuit result are presented in appendix F section F.3.

### 4.4.1 Single-Phase Transformer in Simplorer

In the hardware section, the practical single-phase three windings transformer, even though it had three windings, only two windings were used; refer to photo 5.1.6-1. For this reason, in Simplorer a linear two windings transformer was used in simulation.

Figure 4.4.1-1 illustrates the linear two winding transformer schematic in Simplorer.

![Figure 4.4.1-1: Linear two winding transformer](image)

Figure 4.4.1-1 in fact represents a practical single-phase two winding transformer. Using reference [31], the linear two winding transformer of figure 4.4.1-1 was explained in detail. Figure 4.4.1-2 illustrates figure 4.4.1-1 content as discussed in reference [31].

![Figure 4.4.1-2: Linear two winding transformer contents, [31]](image)

Figure 4.4.1-3 shows the input parameters panel of figure 4.4.1-1 and figure 4.4.1-2.

89
In figure 4.4.1-3, $KTR$ is the turn ratio, which was defined as

$$KTR = \frac{W_2}{W_1} = \frac{55.4V}{230V}$$  \hspace{1cm} (4.4.1-27)

Each respective calculated No-load and shorted-circuit parameters values for the practical single-phase transformer A, B and C, see tables F.3.2-1 to table F.3.2-3, were used to calculate the primary and secondary resistances and inductances for each single phase transformer, refer to table F.4-1. In addition, the values of table F.4-1 were loaded in each respective linear single-phase two-winding transformer in simplorer.

Figure 4.4.1-4 shows the connections of the three individual single-phase transformers in simplorer.
The sinusoidal AC source in each transformer was set to 230V rms and was connected to the primary side of each transformer. The measurement sensors, the voltmeter, ammeter and passive component, resistors were connected in the way shown in figure 4.4.1-4 to obey the rule of the current flow and voltage direction as illustrated in table 4.1-1.

Moreover, the current entering the red dot of the primary side of the single-phase transformer is in phase with current leaving the red dot on the secondary side of the single-phase transformer [7]. Similarly, the voltage on the primary side is in phase with the voltage in secondary side when measured from the red dot respectively as shown in figure 4.4.1-4.

Two scenarios were tested in simulation to check if the responses coincide with real single-phase transformer behavior in terms of primary and secondary voltages relation as well as primary and secondary current relation.
The single-phase transformers rating values were 230/55.4V rms 1.5kVA as mentioned previously. Therefore this will mean that the $I_{\text{max}} = 6.52\,\text{A rms}$ and $I_{\text{max}} = 27.07\,\text{A rms}$, where $I_1 = I_2 \cdot KTR$.

**Scenario 1:**
In the first scenario the resistors values $R_A$, $R_B$ and $R_C$ in figure 4.4.1-4 were set to a very big number such as $1\,\Omega$ to mimic zero current flow or a no-load so that the secondary voltage can be compared with the voltage in primary side. Figure 4.4.1-5 illustrates the voltages and current waveform of each transformer of figure 4.4.1-4.

![Figure 4.4.1-5: Single-phase transformers A, B and C voltage and current waveform at no-load](image)

Figure 4.4.1-6 shows the voltage and current rms value and many more. However, the focus in figure 4.4.1-6 is the rms values of the voltages and currents.
In Figure 4.4.1-6, it was noticed that the primary rms voltages in each transformer were the same but the secondary rms voltages were not and this was because of the difference in the parameter values that were set in each transformer. Nevertheless, the primary and secondary voltage relation was accomplished.

Scenario 2:
In scenario 2, a resistor value was chosen to give the rated maximum current of the single-phase transformers. The resistor value chosen was 1.958Ω. Figure 4.4.1-7 illustrates each transformer result at full load.
Figure 4.4.1-7: Single-phase transformers A, B and C voltage and current waveform at full-load.

Figure 4.4.1-8: Single-phase transformers A, B and C, voltage and current data result at full-load.

Figure 4.4.1-8 shows that the single-phase transformer primary and secondary rms current relation was accomplished.

The three single-phase transformers were ready to be connected as Y-D three-phase transformer. The following section will briefly discuss its connection.
4.4.2 Three-Phase Y-Δ Transformer in Simploter

The three-phase Y-Δ transformer was connected as explained in [7] and illustrated in appendix F section F.5. Figure 4.4.2-1 illustrates the connection in Simploter.

![Diagram of Three-Phase Y-Δ Transformer in Simploter](image)

Figure 4.4.2-1: Three-phase Y-Δ transformer in Simploter, it was assembled using three single-phase linear transformers.

From reference [7] was discussed that in the three-phase Y-Δ transformer the Y line to line voltage, $V_{ab}$, leads the Δ line to line voltage $V_{AB}$ by 30°; however it was also stated that the Y line to neutral voltage, $V_{an}$, is in phase with Δ phase voltage $V_{AB}$. It is good to notice that the Δ line-to-line voltage is the same as the Δ phase voltage [7]. Figure 4.4.2-2 shows the Y line-to-line voltage, $V_{ab}$, the Y line to neutral or phase voltage, $V_{an}$ and the Δ line to line or phase voltage, $V_{AB}$.
practice. The battery in practice had a capacity of 102Ah for 20h, thus the mean value of the discharging current was 5.1A per hour.

In Simploter, the lead-acid battery model, its capacity was rated for 10h, which would give 10.2A per hour. The mean value of discharge current was set 10.2A. The initial value of charge rate was set to 30% of the rated capacity of the battery, which came to be 30.6Ah.

4.6 Modeling of the low pass filter

The aim of low pass filter was to block high frequency to go through and allow only the frequency below the cut-off frequency to go through, which ideally had to be only the fundamental frequency. The low pass filter used was made of inductors and capacitors.

Figure 4.6-1 below illustrates a single-phase LC low-pass filter.

![Figure 4.6-1: Single-phase representation of LC low pass filter](image)

In figure 4.6-1, the input signal came from the three-phase inverter, and it is composed of the fundamental frequency plus the switch frequency signal and its harmonics. The choice of the inductor and capacitor values had to be such that only the fundamental goes through with a little distortion possible.

The inductor and the capacitor can also be represented as impedances. Equations (4.6-1) and (4.6-2) illustrates this:

\[ X_L = \omega L = 2\pi fL \]  

(4.6-1)
\[ X_C = \frac{1}{\omega C} = \frac{1}{2\pi fC} \]  \hspace{1cm} (4.6-2)

The capacitor of 50\text{uF} was chosen due to its availability in practice. The fundamental frequency of the signal was 50Hz; the switch frequency was chosen to be 10 kHz as mentioned before.

The cut-off frequency has to be big enough to allow the fundamental frequency signal through and small enough to prevent the unwanted harmonic at switch frequency to pass through. A cut-off frequency of 1 kHz was chosen, which by using equation (4.6-3) below, yielded \( L = 506.6 \times 10^6 \text{H} \)

\[ f = \frac{1}{2\pi \sqrt{L/C}} \]  \hspace{1cm} (4.6-3)

When the value of \( L \) and \( C \) as calculated above are used in the equations (4.6-1) and (4.6-2) respectively, at fundamental frequency, it could be seen that the capacitor had a big value of the reactance compared with the inductor. This meant that the big capacitor reactance would prevent the fundamental current signal to flow through the capacitor, thus the fundamental current signal would be transferred to output through the inductor.

Conversely, at switch frequency the capacitor would behave as a short circuit with a very small reactance value, while the inductor reactance value would be much bigger in relation with the capacitor reactance, thus the opposite would happen.

Figure 4.6-2 shows the low pass filter response as discussed in [33]
4.6.1 Three-phase Low-pass filter

The three-phase low-pass filter in a three-phase system can be assembled in two ways: firstly, the filter capacitor can be connected to the neutral point, which would mean that the voltages across the capacitors would be the line to neutral voltages, or secondly, each capacitor could be connected across two phases in the three-phase system not requiring a neutral point. In this way the capacitors connections would form a delta connection, which would go well with the three-phase transformer delta connection. The topology is illustrated in figure 4.6.1-1.

![Diagram of three-phase LC low-pass filter](image)

One thing to notice was that the inductors and capacitors in figure 4.6.1-1 were ideal components. In the simulation for the low pass filter to have a good damping response, a small resistor was connected in series with the inductor to reflect the practical inductor.
Moreover, the actual inductor value used in simulation was not the same one calculated in previous section but instead the designed in practice, which had the average value of 440µH.

It was discussed in reference [34], that in the RLC low pass filter circuit, the output voltage, lags the input voltage. This was because of the voltage drop across the resistor. Thus, it is important that the resistor be smaller enough just to introduce the necessary damping. Figure 4.6.1-2 illustrates the discussion.

In the next section, the entire models will be connected together, to form the complete topology.

4.7 Full simulation Models connected

All the models were successfully implemented as discussed in previous section. In this section, the entire models were assembled together. They are presented in figure 4.7-1 in conjunction with all control model and equation blocks, which will be discussed in later sections.
Figure 4.7.1: full simulation models connected

The three-phase load of figure 4.2.2-6 was assembled inside block as shown in figure 4.7-1. The next section will discuss the simulation sequence flow to accomplish the purpose PLS.
4.7.1 Simulation sequence flow

4.7.1-1: Simulation flow chart
I_Batt, the battery current, $I_{inductor\_A}$ and $I_{inductor\_B}$ are the inductor filter currents measured at “phase a” and “phase b” respectively. $I_{Conv\_Out\_A\_LS}$ and $I_{Conv\_Out\_B\_LS}$ are the currents measured on the output of the LC filter, at “phase a” and “phase b” respectively also. Finally $I_{Source\_A}$ and $I_{Source\_B}$, which are the source current measured at “phase a” and “phase b”.

Following the sequence of figure 4.7.1-1, the next step was to transform all the three-phase measured signals to the stationary reference plane by using the positive sequence forward Clarke transformation. One thing to notice was that, the Clarke transformation as was discussed in appendix C, takes three input signals, however only two signals were measured for the voltages and two for the currents.

Furthermore, real and reactive power control was what was supposed to be accomplished, therefore as was discussed in section 3.4.3, the positive forward Clarke transformer instead of using $\frac{2}{3}$ as coefficient; it used $\sqrt{\frac{2}{3}}$.

The coefficient $\sqrt{\frac{2}{3}}$ aim as discussed before was to scale the stationary reference obtained signal, the current and the voltage, to a magnitude that would enable the exact calculation of the magnitude of the instantaneous three-phase power.

Therefore, the positive forward Clarke transform used to calculate $V_a$ and $V_\beta$ is shown in equation (4.8-1).

$$
\begin{pmatrix}
V_a \\
V_\beta
\end{pmatrix} = \sqrt{\frac{2}{3}} \begin{pmatrix}
1 & -1 \\
2 & \frac{\sqrt{3}}{2}
\end{pmatrix} \begin{pmatrix}
V_{AC} \\
V_{BC}
\end{pmatrix}
$$

(4.8-1)

For the current, it is shown in equation (4.8-2)
Equation (4.8-2) was only valid for balanced system whereby \((I_a+I_b+I_c=0)\) \[35\].

Now using Park transform expression C2.20 section C.2, the stationary reference frame was changed to rotating reference frame, appendix G.2 to G.4 illustrate the application of Parke Transformation in simplorer.

### 4.9 Simulation of Control Design

Two controls loop were implemented in the simulation to accomplish the PLS as discussed in chapter 3. The first one was a PLL PI-based controller as discussed in section 3.4.1, with aim to synchronize the three-phase inverter with the three-phase grid.

The second one was an inner current loop control using a PI controller also; the aim was to control the low-pass filter inductor current so that the real and reactive power control could be achieved. They are both implemented in the rotating reference frame or dq-plane.

#### 4.9.1 Phase Locked Loop PI-based Control Simulation

In previous section 3.4.1, the control design of PLL control was discussed for the continuous and discrete modeling, however the PLL PI-based controller used in simulation was the continuous controller because of its easy implementation as well as the easy tuning of the PI controller gains. Figure 4.9.1-1 illustrates its implementation in simplorer.
Due to the limitation of Simplorer license, the full simulation model, figure 4.7-1 stopped working in simulation by the time the discrete PLL PI-based control algorithm as discussed in section 3.4.1.3 and 3.4.1.4 was ready to be implemented in the DSP chip in the lab.

However, to improve the practical result of the PLL PI-based controller, a portion of the simulated model, the PLL PI-based controller model, see figure 4.9.1-1, was simulated in Simplorer student version on its own.

The Simplorer student version packaged as mentioned in beginning has a limited numbers of elements to be used. Thus, few elements were used to simulate the PLL PI-based controller such as two sinusoidal function blocks, which was set to produce voltage line-to-line $V_{ac}$ and $V_{bc}$. An equation block to calculate the voltage $V_\alpha$ and $V_\beta$ as well as the phase angle, theta. Moreover, an initial condition block, where the PLL PI gains, for $\alpha=2.4$ and $\alpha=30$ were set. Figure 4.9.1-2 shows this.
Some change was made in the PLL PI-based controller in practice, those change were simulated in the model of figure 4.9.1-2 above. The changes were the following: the gain $K_I$ was set to 20 for the integral plant in practice, thus same was done for the simulated model. The feedforward, $w$, was not used in practice, thus it was set to zero in the simulated model. The feedback voltage gain, $U_{max}$, was set to unity in practice, so the same was done in the simulation too.

Moreover, because this new model was not being simulated in conjunction with the full model as it was before the license expired, see figure 4.7-1, then the simulated dynamic response of the new model of the PLL PI-based controller, figure 4.9.2-2 was different from the practical dynamic response. Noting that figure 4.7-1 was similar to the practical model in the lab; see figure 5-1.

Therefore the focus of the new simulated model of the PLL PI-based control was to improve the practical design of the PLL PI-based controller in term of the choice of the gains as discussed previously.
The integral block is defined in simplorer as shown in figure 4.9.1-3, [30].

\[
y(k) = y(k-1) + K_I \cdot T_s \cdot x(k) \quad \text{or} \quad G(s) = \frac{K_I}{s}
\]

\[K_I = \frac{1}{\tau_i} \quad \tau_i = \text{Integral-Action Time} \quad T_s = \text{Sample Time}\]

Figure 4.9.1-3: simplorer integral block definition [30]

From table 3.4.1.2-1, \(\alpha=2.4\) the PLL PI-based controller proportional gain, \(KP_{PLL}\) was 92.11 and the integral-action time was 0.576m sec. Using figure 4.9.1-3 the PLL integral gain, \(K_I_{PLL}\) was 1736.11. The second integral gain in figure 4.9.1-2 was set to 20, which meant that the integral time constant was 50ms. Figure 4.9.1-4 illustrates the response of the PLL with \(\alpha=2.4\). It can be seen that the PLL response, quickly tracks the three-phase source phase as was discussed in section 3.4.1.

![Phases locked loop response with \(\alpha=2.4\)](image)

Figure 4.9.1-4: Phase locked loop response with \(\alpha=2.4\)

In addition, applying \(\alpha=30\), \(KP_{PLL}\) was 7.37 and the integral time constant was 90m sec as discussed in section 3.4.1. Using figure 4.9.1-3 the integral gain, \(K_I_{PLL}\) was 11.11. Maintaining the same integral gain for the second integral, the PLL response for \(\alpha=30\) was presented in figure 4.9.1-5.
Figure 4.9.1-5: Phase locked loop response with alpha equals to 30

4.9.2 Simulation of Space Vector Pulse Width Modulation

The Space Vector Pulse Width Modulation algorithm was written in an equation block in simploter, see appendix G.5. The SVPWM algorithm had as inputs the voltage signals alpha and beta and as output three voltage reference at 50Hz and 120° out phase. These three voltages reference were compared with a triangle waveform signal with a frequency
value of 10kHz. Consequently, this comparison resulted in pulse signals known as SVPWM, which control the three-phase inverter IGBT's gates switching.

The SVPWM algorithm in appendix G was subdivided in two parts. The first part was the calculation of the sectors, where the Space Vector voltage reference rotates to change the states of the three-phase inverter switches [17]. The second part was the calculation of the switching times for each state, whereas these switching times were combined in such way to form the three-phase voltage reference, $A_{ref}$, $B_{ref}$ and $C_{ref}$ of the SVPWM, see appendix G.5. Those voltages are phase shifted by 120° from each other.

The three-phase VSI switches have eight operating states; this can be better understood by analyzing the three top switches. The bottom switches were neglected in the analysis, because by changing the top switches, the bottom switches automatically were affected [17]. Table 4.9.2-1 illustrates the eight possible states as describe in reference [17].

<table>
<thead>
<tr>
<th>States</th>
<th>Sw1 Top</th>
<th>Sw2 Top</th>
<th>Sw3 Top</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$V_5$</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>$V_3$</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>$V_4$</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>$V_1$</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$V_6$</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>$V_2$</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Where, 0 represent “off” and 1 “on”. There were two zero vectors, which are $V_0$ and $V_7$ and six non-zero vectors, which are $V_1$ to $V_6$. When the Space Vector voltage reference travels through each state, it forms a hexagonal shape with six sectors; figure 4.9.2-1 shows this.
"In order to maintain the effective switching frequency of the power devices at minimum, the sequence of toggling between these vectors is organized such that only one leg is affected in every step" [17]. Thus, this procedure helped to form the six sectors illustrated in figure 4.9.2-1.

In Analog devices [17], it was discussed that the calculation of the time that the non-zero and zero states takes, was "the central part of space vector modulation strategy". Equations 4.9.2-1 and 4.9.2-2 shows the equations used to calculate the times that each non-zero and zero states would take respectively.

\[
\begin{pmatrix}
  T_{k} \\
  T_{k+1}
\end{pmatrix}
= \sqrt{3} \frac{T_s}{2} \frac{1}{V_{DC}}
\begin{pmatrix}
  \sin \frac{k\pi}{3} & -\cos \frac{k\pi}{3} \\
  -\sin \frac{(k-1)\pi}{3} & \cos \frac{(k-1)\pi}{3}
\end{pmatrix}
\begin{pmatrix}
  V_{\alpha} \\
  V_{\beta}
\end{pmatrix}
\]  

(4.9.2-1)
\[ T_0 = \frac{T_s}{2} - (T_k + T_{k+1}) \] \hspace{1cm} (4.9.2-2)

Where \( T_k \) and \( T_{k+1} \) represent the time of the non-zero states in each sector, the sector selection is governed by the variable \( k \), which goes from 1 to 6. When \( k=6 \), \( k+1 \) is set to 1 [17]. \( T_0 \) is the time that the non-zero states takes, \( T_s \) is the period and \( V_{DC} \) is the battery voltage. Table 4.9.2-2 illustrates the relation between the times of each top switches states of the three-phase inverter in each sector.
Table 4.9.2-2: states time relation in each sector

<table>
<thead>
<tr>
<th>Sector</th>
<th>Time</th>
<th>States</th>
<th>Sw1 Top</th>
<th>Sw2 Top</th>
<th>Sw3 Top</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_1$</td>
<td>$V_1$</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_2$</td>
<td>$V_2$</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_0$</td>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_2$</td>
<td>$V_3$</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_1$</td>
<td>$V_1$</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_3$</td>
<td>$V_3$</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_2$</td>
<td>$V_2$</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_0$</td>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_3$</td>
<td>$V_2$</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_3$</td>
<td>$V_3$</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_4$</td>
<td>$V_3$</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_4$</td>
<td>$V_4$</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_0$</td>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_4$</td>
<td>$V_4$</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_3$</td>
<td>$V_3$</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_5$</td>
<td>$V_5$</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_4$</td>
<td>$V_4$</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_0$</td>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_4$</td>
<td>$V_4$</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_4$</td>
<td>$V_5$</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_5$</td>
<td>$V_5$</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_6$</td>
<td>$V_6$</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_0$</td>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_6$</td>
<td>$V_6$</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_3$</td>
<td>$V_5$</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_1$</td>
<td>$V_1$</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_6$</td>
<td>$V_6$</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_0$</td>
<td>$V_7$</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_6$</td>
<td>$V_6$</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$T_1$</td>
<td>$V_1$</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>$T_0/2$</td>
<td>$V_0$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
The maximum modulation index with a continuous SVPWM as mentioned in section 3.4 was 90.6% [17]. Furthermore, at this modulation index, the reference vector, $V_{ref}$, has locus that would follow a circle inscribed within the hexagon [17]. Figure 4.9.2-2 shows this.

If the reference vector happens to be outside the hexagon, it was discussed from reference [17] that the summation of $T_k$ and $T_{k+1}$ in equation (4.9.2-2), would result in a value bigger than $\frac{T_w}{2}$, which would result $T_0$ to be negative. This negative result would be meaningless for the time duration of the zero-state vectors [17].

To overcome this predicament, the active time $T_k$ and $T_{k+1}$ were rescaled to new values, $T_{k\_new}$ and $T_{k+1\_new}$, such that their summation is always equal to $\frac{T_w}{2}$ whenever the active times happens to be greater than $\frac{T_w}{2}$. Equations (4.9.2-3) to (4.9.2-5) show this [17].
With this rescaling method, $T_0$ would always be zero whenever the SVPWM would be over modulating, and so, $V_{\text{ref}}$ locus would follow the hexagon peripheral. However, this action would reduce the output fundamental voltage [17].

Nevertheless, as discussed previously in section 3.4.2 the minor loop current controller has as output a voltage signals in rotating reference plane, dq-plane. Moreover, after inverted to the stationary reference plane, $\alpha\beta$-plane by using the inverse Parke transformation, it was discussed in same section, that these signals could be used as input to the SVPWM algorithm.

However, before implemented as discussed above, the SVPWM algorithm was tested by using $V_a$ and $V_b$ as input, which were calculated from Clark transformation, and which had as input the three-phase source line to line voltage signals $V_{AC}$ and $V_{BC}$. Figure 4.9.2-3 illustrates the voltages signals.
Figure 4.9.2-3: line-to-line voltage signals and voltage signals in the stationary reference

Figure 4.9.2-4 illustrates the results of SVPWM sector selection.

When a sector is selected, the switching times are calculated for the specific state in that sector as discussed above. Table 4.9.2-3 illustrates this.
Chapter 4

Table 4.9.2-3: Space Vector reference voltages for each phase.

<table>
<thead>
<tr>
<th>Sector</th>
<th>Reference Signal</th>
<th>Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>$A_{ref}$</td>
<td>$T_0/2 + T_2 + T_1$</td>
</tr>
<tr>
<td></td>
<td>$B_{ref}$</td>
<td>$T_0/2 + T_2$</td>
</tr>
<tr>
<td></td>
<td>$C_{ref}$</td>
<td>$T_0/2$</td>
</tr>
<tr>
<td>2</td>
<td>$A_{ref}$</td>
<td>$T_0/2 + T_2$</td>
</tr>
<tr>
<td></td>
<td>$B_{ref}$</td>
<td>$T_0/2 + T_2 + T_3$</td>
</tr>
<tr>
<td></td>
<td>$C_{ref}$</td>
<td>$T_0/2$</td>
</tr>
<tr>
<td>3</td>
<td>$A_{ref}$</td>
<td>$T_0/2$</td>
</tr>
<tr>
<td></td>
<td>$B_{ref}$</td>
<td>$T_0/2 + T_4 + T_3$</td>
</tr>
<tr>
<td></td>
<td>$C_{ref}$</td>
<td>$T_0/2 + T_4$</td>
</tr>
<tr>
<td>4</td>
<td>$A_{ref}$</td>
<td>$T_0/2$</td>
</tr>
<tr>
<td></td>
<td>$B_{ref}$</td>
<td>$T_0/2 + T_4$</td>
</tr>
<tr>
<td></td>
<td>$C_{ref}$</td>
<td>$T_0/2 + T_4 + T_5$</td>
</tr>
<tr>
<td>5</td>
<td>$A_{ref}$</td>
<td>$T_0/2 + T_6$</td>
</tr>
<tr>
<td></td>
<td>$B_{ref}$</td>
<td>$T_0/2$</td>
</tr>
<tr>
<td></td>
<td>$C_{ref}$</td>
<td>$T_0/2 + T_6 + T_5$</td>
</tr>
<tr>
<td>6</td>
<td>$A_{ref}$</td>
<td>$T_0/2 + T_6 + T_1$</td>
</tr>
<tr>
<td></td>
<td>$B_{ref}$</td>
<td>$T_0/2$</td>
</tr>
<tr>
<td></td>
<td>$C_{ref}$</td>
<td>$T_0/2 + T_6$</td>
</tr>
</tbody>
</table>

Figure 4.9.2-5 presents the SVPWM reference signals of table 4.9.2-3 in simiplorer simulation.

![SVPWM Reference Signal](image)

Figure 4.9.2-5: SVPWM reference signals
These reference signals were compared with a high frequency triangle wave to produce the PWM signal. Figure 4.9.2-6 presents the module used to compare the SVPWM reference signals with the triangle wave.

![Diagram of comparison module](image)

**Figure 4.9.2-6: Comparison of the reference signals with a high frequency triangle waveform**

Figure 4.9.2-7 shows the result of the SVPWM pulse in the first sector.
With this result the three-phase inverter could be switched on and off in very efficient way.

Next section will present the result of the power calculator in conjunction with minor loop current controller. In addition as was mentioned previously the results of the minor loop controller was the voltage in the rotating reference plane, which after inverted to the stationary reference plane, was sent as input to the SVPWM algorithm.

### 4.9.3 Current Loop Control and power calculator Simulation

Figure 4.9.3-1 shows the result of the three-phase inverter being synchronized with three-phase grid. This result was gathered from the simulation of the full model, figure 4.7-1, before the license was expired.
Simultaneously the power calculator in conjunction with the minor loop was implemented with $p_{ref}$ and $q_{ref}$ initially set to zero to force the filter inductor current to zero. Figure 4.9.3-2 illustrates the power calculator in conjunction with minor loop as discussed in section 3.4.3. The PI control gains were set by trial and error method. Table 4.9.3-1 shows the minor loop current PI gains.

Figure 4.9.3-2: Power calculator in conjunction with minor loop current controller implemented in Simulink.
At this point, the full control design was implemented. Moreover, the PLS algorithm as discussed in section 3.4.4 was also implemented. Thus, figures 4.9.3-3 and 4.9.3-4 illustrate the filter inductor current in the rotating reference plane, $I_{d\_Conv\_Inductor}$ and $I_{q\_Conv\_Inductor}$, tracking the changing setpoint or reference current, $I_{d\_Conv\_Inductor\_ref\_VAL}$ and $I_{q\_Conv\_Inductor\_ref\_VAL}$, respectively.

![Figure 4.9.3-3: Real part of the rotating reference plane current through the inductor filter tracking a reference current](image-url)
Figure 4.9.3-4: Imaginary part of the rotating reference plane current through the inductor filter tracking a reference current.

These reference currents changed as illustrated above because of the peak load shaving algorithm, so that the charging and discharging of the battery could be accomplished.

Figure 4.9.3.-5 shows the minor loop signals results, which were the following: the voltage signals in the rotating reference plane, $V_d_{\text{PWM}}.VAL$ and $V_q_{\text{PWM}}.VAL$, and the voltage signals in the stationary reference plane after inverted, $V_{\alpha\text{PWM}}$ and $V_{\beta\text{PWM}}$. 

Graph of $V_d_{\text{PWM}}$ and $V_q_{\text{PWM}}$ vs. $V_{\alpha\text{PWM}}$ and $V_{\beta\text{PWM}}$
4.10 Peak Load Shaving Simulation

This section will present the PLS simulation of UCTMS load profile. Figure 4.10-1 shows two daily peaks of UCTMS load profile and the set threshold, which as discussed in section 3.4.4.1 had the aim to decrease the peak power by 5%. The power values were scaled from mega watts to kilowatts, because the three-phase source was set to 400V LL instead of 11kV LL.
Recalling from the previous discussion, that whenever UCTMS load is below the threshold point, the PLS algorithm was set up in such way that it would enable the three-phase inverter to charge the battery. This would mean that the three-phase grid or source apparent power would be higher than the UCTMS load, so that it could be able to supply both UCTMS load and the battery storage system.

At this point, the three-phase inverter system behaves as load, buying electricity from the grid and contributing on the MD peak power. However the three-phase source apparent power is monitored in the peak load shaving algorithm, as describe in section 3.4.4.2 in such way that whenever it would reach 98% of the threshold point, the three-phase inverter would decrease the flow of power toward the battery storage to zero.

However, as soon as UCTMS load profile would be above the threshold point, the peak load shaving algorithm as discussed previously, was written in such way to enable the three-phase inverter to supply the apparent power at the same PF as the three-phase grid.

Consequently decreasing the three-phase source apparent power optimally and holding it at the threshold point. The three-phase inverter at this point was behaving as distributed generation (DG) system, which would mean that it would be positively contributing
towards the three-phase source supply reliability and sustainability and as well as decreasing UCTMS monthly bills.

Figure 4.10-2 shows these results

Three-phase source reached 98% of the threshold point

Three-Phase Apparent Power for the Source, Load and Converter

![Graph showing power dynamics](image)

Figure 4.10-2: peak load shaved

As was mentioned previously in section 3.4.2 the battery charger algorithm was not implemented in this thesis, then the focus in this section, however was to show the three-phase source MD, \( S_{Source} \), been shaved, which was accomplished successfully. From figure 4.10-2, it could be seen that the consumer load, \( S_{Load} \), was being supplied by the battery storage.

In figure 4.10-2, \( S_{conv.sham} \) is the peak load shaving algorithm control apparent power variable, see appendix G.6. In addition, as was mentioned previously, positive flow of power was chosen from the three-phase inverter towards the three-phase grid.

Thus, the \( S_{conv.sham} \) was allowed to be positive or negative, see figure 4.10-2, in this way whenever \( S_{conv.sham} \) was negative the three-phase inverter would be charging the
battery. Conversely, it would be discharging the battery. While charging, \( S_{\text{conv dummy}} \) was not allowed to go more than the three-phase transformer maximum capacity, which was 4.5kVA. Figure 4.10-3 shows the result of the battery charge and discharging mode.

![Battery Voltage and Current](image)

**Figure 4.10-3: Battery voltage and current results**

The variable \( S_{\text{Conv HS Actual}} \) in figure 4.10-2 is the three-phase inverter apparent power calculated from the measurement taken from the high side of the three-phase transformer. \( S_{\text{Conv LS}} \) in other hand is the three-phase inverter apparent power calculated from the measurement taken from the low side of the three-phase transformer. Finally \( S_{\text{Conv HS Calculated}} \) is the three-phase inverter apparent power calculated from the voltage and current signals that were not measured but instead calculated from the lower side signals of the three-phase transformer voltage and current signals, see appendix G.2 and G.3 for more detail.

From chapter 3, it was discussed that when the three-phase VSI is made to behave as CSI by using a minor current loop, it would produce good quality three-phase inverter currents. Figures 4.10-4, 4.10-5 and 4.10-6 confirm the discussion; it shows the three-phase inverter currents through an inductor filter. It can be seen that the current was well controlled and balanced.
Figure 4.10-4: Three-phase inverter inductor currents at charging and discharge mode

Figure 4.10-5: Three-phase inverter inductor currents at charging mode

Figure 4.10-6: Three-phase inverter inductor currents at discharging mode
Moreover, to check if the PLS as illustrated in figure 4.10-2 was accomplished optimally as was discussed in section 2.3.1, “phase A” currents of the three-phase source, three-phase load and the three-phase inverter were plotted in figure 4.10-7 for charging mode and figure 4.10-8 for discharging mode.

In those figures 4.10-7 and 4.10-8 the three currents of “phase A”, met at the node point in the grid side. Recalling from literature [29], that the angle of the PF is the angle between a voltage and current, then by checking if the currents of each respective “phase A” were in phase or out phase with each other, that helped to determine the state of their PF in relation with source voltage.

![Figure 4.10-7: Three-phase source, three-phase inverter and three-phase load phase A currents at charging mode](image-url)
Figure 4.10-8: Three-phase source, three-phase inverter and three-phase load phase A currents at discharging mode.

From figure 4.10-8, it can be seen that the three currents were in phase, which meant that they were out phase with the "phase A" source voltage by the same angle. Thus, their PF was the same.

4.11 Chapter Summary

From the above discussion, the following points are summarized:

- The modeling of the three-phase supply, three-phase load, three-phase inverter, three-phase transformer, three-phase LC low-pass filter and the battery was accomplished successfully.
- Using the three-phase load as resistor and inductor enabled the implementation of the actual UCTMS load in simulation.
- The PLL PI-based controller was successfully implemented in simulation in the continuous mode. It was shown that by using the right gains of the PI controller the three-phase phase angle was track successfully and quickly.
- The calculation of the three-phase inverter phase angle, \( \gamma \), by using the PLL PI-based controller was very crucial; it helped to calculate the three-phase inverter signals in the rotating reference plane.
- Consequently, the minor current loop controller was successfully implemented.
- Using the power calculator and PLS algorithm in conjunction with the minor loop current controller gave the possibility of implementing the purposed peak load shaving at UCTMS load.
- Therefore, with this result the proposed peak load shaving was accomplished successfully in simulation, which meant that the project is technically viable.
5 Hardware and Software Design

The full Peak Load Shaving technique proposed in this thesis in chapter 2 was completely implemented in simulation as discussed in chapter 4. Due to time constrain however, the focus in practice was to implement the digital PLL PI-based control only as discussed in chapter 3, section 3.4.1.

Thus, this chapter will deal with the hardware and software design of the proposed topology, figure 3.3-1, with a goal in mind of implementing the digital PLL PI-based controller.

Open loop controllers were done simply by controlling manually two potentiometers, whereby one controls the power angle bi-directionally, which control the real power, and the other controls the three-phase amplitude voltage, which controls the reactive power as discussed in chapter 3 section 3.1, which in the sense was the same as using the three-phase inverter as VSI.

Photo 5-1 shows the hardware connection in the laboratory.
5.1 Hardware design

5.1.1 Three-phase supply

The three-phase voltages used in practice came from a three-phase mains supply located at machine laboratory at UCT in the electrical engineering department. The voltage rating was 400 V line-to-line rms. Photo 5.1.1-1 shows the three-phase mains supply.
The three-phase voltage signals produced at UCT machine lab was not an ideal sinusoidal signal. Power_Analyser_Result 5.1.1-1 shows this.

Power_Analyser_Result 5.1.1-1; UCT machine lab line-to-line three-phase voltage.
Chapter 5

Power_Analyser_Result 5.1.1-2 shows the harmonics which UCT machine lab line to line voltage has.

![Power_Analyser_Result 5.1.1-2: Harmonics content at UCT machine laboratory three-phase supply voltage](image)

Those harmonics were the one responsible for the peak shape in the three-phase voltage of the Power_Analyser_Result 5.1.1-1. Those harmonics were originated from the following source:

- The power electronics devices, such as: AC and DC machines drivers, rectifiers, inverters
- Fluorescent lights, computer

5.1.2 Three-Phase Load Design

The three-phase load was configured in delta connection; each phase was made of resistors and inductors connected in series as was discussed in section 4.2. To increase the load however the same configuration of resistor and inductor in series were connected in parallel with each phase and in series with a switch. The total capacity was of 8kVA at PF of 0.96.
The inductors and resistors had the following values: 100mH at 5A and average resistor of 94Ω respectively. Photo 5.1.2-1 illustrates the three-phase load connection done in the lab.

![Photo 5.1.2-1: Three-phase Load made of resistors and inductors](image)

Where R₁ and L₁ illustrate the first combination of the three-phase load delta connection, the manual circuit breaker, Sw₁, was used to connect the three-phase load to the three-phase grid. The resistors and inductors R₂ and L₂ where connected in same configuration as R₁ and L₁. Sw₂ is an electrical switch, which its function was to increase the load in each phase. Power _Analyser Result 5.1.2-1 shows the three-phase load power capacity and the PF, before and after closing Sw₂.
5.1.3 Battery storage

The batteries used in the lab were a combination of lead-acid batteries of 12 volts from two different manufactures, First National Battery and Delkor. See photo 5.1.3-1.

![Photo 5.1.3-1: Lead-acid battery used in the lab for this thesis](image)

The reason was that there were not enough batteries of the same type available in the lab, however they had the same rating capacities therefore they were compatible to be used together.
The batteries had the following rating: 12V 102Ah 20 hour. In total, they were 8 batteries connected in series, which increased the total voltage to 96V.

### 5.1.4 Three-Phase Inverter

The three-phase inverter available had a total capacity of 120kVA. It is made of IGBT's modules, the SKM 200GB123D, see figure 5.1.4-1. These modules were manufacture by Semikron.

![Three-Phase Inverter Diagram](image)

**Figure 5.1.4-1: Semikron IGBT modules, the SKM200GB123D**

It has a total maximum voltage range of 1200V, at temperature of 25°C, its maximum current capability at temperature of 25°C is 200A and at temperature of 85°C is 180A. Consult the datasheet in accompanied CD.

Photo 5.1.4-1 shows the practical three-phase inverter.
The three-phase inverter is composed of the following:

- Six high voltage capacitors with 3.3mF each, they are black in color. Its function is to hold the DC bus voltage.
- Heat sink assembled with a fan system, to cool down the SKM200GB123D modules, which were assembled on the heat sink.
- Across the DC bus there is a small capacitor of 0.47uF, yellow in color. Its function is to decrease the voltage ripple of the DC bus voltage.
- Each high voltage capacitors has connected across it a discharge resistors with value of 22kΩ 10W.
- A Semikron driver, which has the function of fire up the IGBT gate with the SVPWM signals coming from the DSP chip. The Semikron driver input voltage was 15V.

However, the signal coming from the DSP had voltage level of 5V. Therefore, to fix the problem a voltage level shifter was built by the author to shift the DSP voltage signal from 5V to 15V. Photo 5.1.4-2 illustrates this.
5.1.5 Three-phase low pass filter

The practical inductors had a value of 440uH and a small resistor value due to the inductor windings, the capacitor had a value of 50uF. Figure 5.1.5-1 illustrates the LC low pass filter used in practice.

Using equation 4.6-3 the cut-off frequency was calculated to be 1073Hz. As discussed the switch frequency was set to 10 kHz. Thus, the cut-off frequency was 10 times smaller than the switch frequency. Therefore with this cut-off frequency the harmonics frequency were filtered out substantially.
5.1.6 Three-Phase Transformer

The three-phase transformer in the lab as discussed previously was made of three single-phase three winding toroidal transformers with the following ratings: 230/54V, 1.5kVA. In appendix F, the single-phase three windings transformer was discussed in detail. In addition, it was concluded that it could be used as a single-phase two windings transformer, just by leaving the third winding open.

No-load test and short circuit test was done in each of the single-phase three windings transformer using only two windings, appendix F section F.3 discussed this. The no-load and short-circuit test result were used to model the single-phase transformer in simulation as discussed in previous chapters. The three single-phase three windings transformer were assembled together to form the three-phase Y-Δ transformer, as discussed in appendix F section F.5. Photo 5.1.6-I shows this.

Photo 5.1.6-I: practical single-phase three winding transformer connected as Y-Δ three-phase transformer
After the connection, a three phase voltage from a three-phase grid of 400V line-line, was applied to the three-phase transformer Y-connection (primary side), while the A-connection was left unconnected to the three-phase inverter AC side to check if the relation of voltages of the primary and secondary side corresponds with the theory of reference [7] and [29]. The results are shown in Oscilloscope Results 5.6.3-1 and 5.6.5-2.

Oscilloscope Result 5.1.6-1: Three-phase transformer primary phase voltage in channel 1 and the corresponded secondary phase voltage in channel 2

Oscilloscope Result 5.1.6-2: Three-phase transformer primary voltage line to line in channel 1 and corresponded secondary voltage line to line in channel 2
From the Oscilloscope Result 5.1.6-1 and 5.1.6-2 it can be seen that the three-phase transformer was successfully connected from the three single-phase three winding transformers. Recalling from the theory of the Y-Δ three-phase transformer [7], the delta line-to-line voltage \( V_{dc} \) is in phase with the Y line to neutral voltage \( V_{da} \) and out phase by 30 degree with Y line-to-line voltage \( V_{ab} \).

### 5.2 Software design

The brain of the project was the DSP chip, thus all the signals were loaded into it to be processed. The DSP used was very sensitive to voltage level. The range of voltage level it accepted was between 0 and 3.3V. Therefore, a voltage level out of this range would damage the DSP.

Therefore LEM transducers were used to step down the high signals to low signals either to a peak-to-peak signal of 3.3V if it is an AC signal or to maximum voltage of 3.3V if it is a DC signals.

The peak-to-peak signal before it was sent into the DSP chip it had to be shifted up to lie between zero and a maximum voltage of 3.3V. To accomplish this, an interface board was used, which will be discussed in much detail later.

Recalling that in the practice, the aim was only to implement the PLL PI-based controller as discussed in section 3.4.1, due to time constraints; therefore, the only LEM transducer used was the voltage transducer.

To accomplish the PLL PI-based controller successfully, different steps had to be taken such as:

- Implementation of SVPWM algorithm as discussed before, which had the aim of switching on and off the three-phase inverter, in such way that the magnitude and phase of the three-phase inverter voltage would be controlled. The SVPWM algorithm used in practice was an adaptation of code written in the DSP chip by a
previous student [36]. The signals that were needed to implement the SVPWM algorithm were the battery voltage and the voltages in stationary reference plane, $V_A$ and $V_B$.

- Clark transformation algorithm was an essential piece of code. It helped to obtain the signals $V_A$ and $V_B$. The Clark transformation used in this thesis was written by the author. It used as input two line to line three-phase grid voltages $V_{ac}$ and $V_{bc}$ and they were 60° out of phase from each other.

- Parke transformation algorithm was also written by the author and it was implemented successfully in the DSP chip. As discussed in appendix C, it transformed $V_A$ and $V_B$ from the stationary reference plane to the rotating reference plane, $V_d$ and $V_q$. Consequently, with this algorithm there was a freedom to control manually the three-phase inverter phase and magnitude.

The next section will discuss the implementation of the voltage transducer to step down the voltage signals needed in the DSP chip.

### 5.2.1 Voltage sensors design

The type of voltage transducer used was manufactured by LEM Components. The choice of the voltage transducer range depended mainly on the voltage range. As was discussed in previous section, the topology used for this project, made the use of Y-$\Delta$ three-phase transformer, which is step down transformer.

The voltage measurements needed to accomplish the PLL PI-based controller in practice, were taken in low side (Δ-side) of the three-phase transformer as well as on the DC bus of the battery storage. Recalling the three-phase transformer voltage had value of 55.4V line to line and the battery nominal voltage of 96V. Therefore, the voltage transducer used was the LV 25-P, which its voltage range was from 10 to 500V, see appendix H.

As explained on the datasheet appendix H, the voltage transducer LV25-P is used for electronic measurement of voltages either DC or AC signal. It has a built in galvanic
isolation between the high voltage side and the electronics side (lower voltage side). Its advantage and Applications are stated in appendix H.

### 5.2.1.1 AC voltage transducer LEM design

From appendix H, the LV 25-P electrical connection is represented schematically as shown in figure 5.2.1.1-1.

![Figure 5.2.1.1-1: Voltage LEM Connection drawing](image)

Where, +HT and -HT is the high or primary side terminal input voltage, whereby the terminal +HT is defined with respect to -HT. For instance if +HT receives phase A voltage and -HT receives phase B voltage, then the voltage entering in, would be defined as \( V_{AB} \). The variable \( R_I \) and \( I_I \) are the primary side resistor and current respectively, where \( R_I \) is the variable to be calculated and \( I_I \) has nominal rms current of 10mA, see appendix H.

The voltage values of +15V, -15V and 0V are the output voltage of a 15 volt split DC power supply, which the LV 25-P would need to be able to operate. This LV 25-P can also operate with a DC voltage level of +12V, -12V and 0V, refer appendix H, however the measurement resistor, \( R_M \), would have different operating range of resistors values.
Variable \( I_M \) and \( V_M \) are the measurement current and voltage of the secondary side of the LV 25-P respectively. \( V_M \) is the input voltage level of the secondary device, which in this case is the DSP chip, which has maximum voltage of 3.3V as discussed previously.

The secondary nominal rms current is 25mA. LV 25-P conversion ratio was defined to be 2500:1000 in appendix H. Therefore, the relation between the primary and secondary current is defined as shown in equation (5.2.1.1-1). The value of \( R_M \) must be chosen such that the current flowing through it produces the required input voltage of the secondary device.

\[
I_M = 2.5 \cdot I_1 \tag{5.2.1.1-1}
\]

Equation 5.2.1.1-1 helped to relate the primary and the secondary side of the LV 25-P, see figure 5.2.1.1-1. The equation in primary side of the voltage transducer is defined by ohms law as it is shown in equation 5.2.1.1-2.

\[
V_1 = R_1 \cdot I_1 \tag{5.2.1.1-2}
\]

In addition, the secondary equation was defined as illustrated in equation 5.2.1.1-3.

\[
V_M = R_M \cdot I_M \tag{5.2.1.1-3}
\]

Now substituting equation (5.2.1.1-1) into (5.2.1.1-3), equation (5.2.1.1-4) was obtained.

\[
V_M = R_M \cdot 2.5 \cdot I_1 \tag{5.2.1.1-4}
\]

Moreover solving for \( I_1 \) in the equation (5.2.1.1-2) and then substituting into the equation (5.2.1.1-4), and at same time solving for the high side voltage \( V_1 \), equation (5.2.1.1-5) was obtained.
The voltage transducer operates at its optimum accuracy when nominal primary current is drawn. Therefore from appendix H it was advised that $R_I$ should be calculated in such way that the primary voltage been applied should force a current of 10mA to flow. With this criteria and nominal voltage of 55.4 V line to line, $R_I$ was calculated to be 5.5 kΩ.

From previous section, it was seen that the DSP only accept voltage between 0 and 3.3V, which mean that the $V_M$ peak to peak voltage (for AC voltage signal) has to have a value of 3.3V. Using the conversion ratio, the secondary rms current that would flow through $R_M$ is 25mA.

To calculate the accurate value of $R_M$ the peak-to-peak voltage should be changed to r.m.s value or conversely the current should be change to peak-to-peak current. Thus having the voltage and the current in one form only, the $R_M$ calculated was 47Ω.

However, from the electric data on the data sheet, appendix H, the minimum measurement resistor $R_M$ when using a supply voltage of +15 and -15 V must be 100Ω. Therefore using the minimum advisable measurement resistor value of 100Ω the secondary rms current using equation 5.2.1.1-3 was calculated to be 11.67mA r.m.s.

With this new secondary current, the primary current was calculated to be 4.67mA, which from the data sheet a primary current drawing current of 5mA has accuracy of ±1.6% at 25°C. The primary current of 4.67mA is very close to the advisable optimum accuracy. So the primary resistor $R_I$ for the primary voltage of 55.4 V and current of 4.67mA was calculated to be 11.86 kΩ. Table 5.2.1.1-1 and 5.2.1.1-2 below illustrate the calculated and actual values.
Chapter 5

Table 5.2.1.1-1: AC voltage transducer calculated parameters

<table>
<thead>
<tr>
<th>Given</th>
<th>Calculated</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{AC}[V]\text{r.m.s}$</td>
<td>$V_{M}[V]$</td>
</tr>
<tr>
<td>55.4</td>
<td>3.3</td>
</tr>
</tbody>
</table>

Table 5.2.1.1-2: AC voltage transducer actual parameters

<table>
<thead>
<tr>
<th>Given</th>
<th>Calculated</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{BC}[V]\text{r.m.s}$</td>
<td>$V_{M}[V]$</td>
</tr>
<tr>
<td>55.4</td>
<td>3.3</td>
</tr>
</tbody>
</table>

However, using the actual resistor in practice the peak-to-peak voltage, $V_{M}$, due to the noise was higher than 3.3V pk-pk. So $R_{I}$ was calculated to ensure that the $V_{M}$ was below 3.3V. Thus, $R_{I}$ was calculated to be $13.7k\Omega$. Two voltages LEM were designed, which had as input voltage two line-to-line voltages $V_{AC}$, $V_{BC}$.

5.2.1.2 DC voltage transducer LEM design

The same procedure used to calculate the parameters for the AC LEM voltage transducer was used to calculate the parameter for the DC LEM voltage transducer. Thus, the same LV 25-P LEM module was used.

The DC voltage source was from a bank of lead acid batteries of 12 voltages each. As discussed in section 5.1.3, the total number of batteries connected in series was 8, which brought up the nominal DC voltage to 96 V.

However, the choice of the DC voltage to design the LEM voltage transducer parameter had to be the maximum possible voltage that the battery would raise. In this way, the DSP maximum voltage would not be surpassed.
In section 2.4.3, it was discussed that when the battery is being charged, it reaches the constant voltage region with a value ranging from 2.3-2.45V per cell, or 13.8-14.7 for the 12 volts battery. The choice of the specific voltage depends on the battery temperature as discussed previously. Thus for 8 batteries connected in series, its boost voltages would range from 110.4-117.6V.

Furthermore, if equalization is needed the voltage can be raised to a value of 15 V (for a battery of 12 voltages) per battery [10], thus for 8 batteries connected in series, the voltage would be 120 V. In light of the above, 120 V was used as the maximum input primary voltage for the DC voltage transducer.

Using equation 5.2.1.1-2 and the nominal primary current of 10mA, \( R_f \) was calculated to a value of 12 kΩ. The secondary current \( I_f \) was set to 25mA by using the current conversion ratio of 2.5. Knowing the maximum nominal input voltage that DSP can handle, the measurement resistor was calculated to a value of 132 Ω. The calculated resistor value is within the range of \( R_{f_{max}} \) and \( R_{f_{min}} \) see appendix H. The calculated values and the actual values are illustrated in table 5.2.1.2-1 and table 5.2.1.2-2.

<table>
<thead>
<tr>
<th>Given</th>
<th>Calculated</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DC}[V] )</td>
<td>( V_m[V] )</td>
</tr>
<tr>
<td>max</td>
<td>max</td>
</tr>
<tr>
<td>120</td>
<td>3.3</td>
</tr>
</tbody>
</table>

| Table 5.2.1.2-1: DC voltage transducer calculated parameters |

<table>
<thead>
<tr>
<th>Given</th>
<th>Calculated</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_i[V] )</td>
<td>( V_m[V] )</td>
</tr>
<tr>
<td>max</td>
<td>max</td>
</tr>
<tr>
<td>120</td>
<td>3.3</td>
</tr>
</tbody>
</table>

| Table 5.2.1.2-2: DC voltage transducer actual parameters |
5.2.2 Interface board design

Once the voltage transducers were designed and implemented as discussed previously, the three-phase grid voltage line to line, $V_{AC}$ and $V_{DC}$ as well as the battery voltage, $V_{DC}$, were step down to the DSP input voltage range.

However, those signals could not be sent directly into the DSP, because of the noise level contained in the signals. In addition, for the AC signals, it was also because the peak-to-peak voltages were attaining negative values.

Therefore, an interface board was a very essential part for the software design, because it helped for the conditioning of the voltage signals. Such that the noise level could be decreased and the voltage level shifted to fit into the DSP input voltage range. Photo 5.2.2-1 shows the interface board used for this project.

Photo 5.2.2-1: interface board

This interface board was made of four chips, the TL064 (a low power J-FET quad operational amplifier), as well as potentiometers, resistors, capacitors, transistors, relays and diodes. Each TL064 has built inside four Op-Amps, which were assembled in pair to form two inverting Op-Amps in series. Figure 5.2.2-1 illustrates this.
The two inverting Op-Amps were connected together as shown in figure 5.2.2-1, to eliminate the effect of sending into the DSP the inverted original signal while the interface board was conditioning the voltage signals.

The noise in the voltage signals were substantially reduced by using the capacitor C5. Resistor R4 was used to level shift the peak-to-peak AC signal voltage to be above zero and below 3.3V, however for the DC signal R9 was removed. Resistor R17, a potentiometer, was used to adjust the output Op-Amp (U1D) voltage gain, such that the output voltage was adjusted to be within the DSP acceptable voltage range.

Once the voltage signals were conditioned, they were ready to be sent into the DSP chip, which was done. However, beside these calculated signals, two other signals were sent into the DSP, which were the two signals coming from two potentiometers that are located on the interface board: photo 5.2.2-2 illustrates the potentiometers.
Where the potentiometer for the voltage magnitude is defined as $R_{90}$ on the interface board and for the power angle is defined as $R_{88}$. The output voltage range of the potentiometers was from 0-3.3V.

Next section will discuss the DSP chip used and the implementation of the mathematical algorithms to achieve the PLL PI-based controller results.

5.2.3 Digital signal processor controller

The digital signal processor (DSP) controller used for this project was manufactured by Texas Instruments [37]. However, the control design for this project could also be accomplished by using analog systems design or microcontrollers. Thus, why then using the DSP chip?

K.M.Chung, A.Wu, and T.Hidajat [38], discussed that by comparing the analog controller with digital systems, it was seen that the “analog controls offer two distinct advantages over the digital systems”, which are:

- "Higher speed control by processing input data in real time." [38]
- "Higher resolution over wider bandwidths because of infinite sampling times." [38]

However, the analog systems have some disadvantages, which made the choice of using analog system design unattractive one. The disadvantages are listed below:

- "Aging and temperature can cause component variations, which in turn causes the system to need regular adjustment." [38]
- "Analog systems have more physical parts than digital systems, which reduce reliability and makes analog systems more difficult to design (component tolerance issues)." [38]
• "Upgrades are difficult because the design is hardwired."[38]

The microcontrollers in other hand have the following advantages:

• "Drift is eliminated since most functions are performed digitally."[38]
• "Upgrades are easily made in software."[38]
• "Part count is reduced because the microcontroller can handle several function on-chip."[38]

It was said that the "microcontroller are good for systems that do not require high speed or precision" [38]. Therefore, for systems, that does require high speed or precision, the microcontroller fails to be an eligible choice.

Chung, Wu and Hidajat [38] however, stated that the DSP-based controllers are a fusion of the advantages of the microcontrollers and the analog systems, which consequently enabled the DSP-based controller to be able to implement math-intensive algorithms; as a result, the system cost was lowered.

Some benefits of the DSP-based controller as stated by Chung, Wu and Hidajat are shown below, the rest can be found in reference [38].

• "Control power switching inverters and generate high-resolution PWM outputs." [38]
• "System cost reduction by an efficient control in all speed ranges, implying right dimensioning of power device circuits." [38]
• "Reduced harmonics using enhanced algorithms to meet easier requirements and reduce filter cost." [38]
• "Single chip control system."[38]

Photo 5.2.3-1 shows the Texas Instrument DSP-based controller used for this project, the TMS320LF2407A.
The TMS320LF2407A chip was assembled in the board as shown in the photo 5.12 by a MLT Drives. MLT Drives is a renewable source of energy South African company, based in Cape Town [39].

5.2.3.1 The TMS320LF2407A

The TMS320LF2407A belongs to the TMS230 family of chip, specifically the 16-bit fixed-point one. The TMS230 family consists of the following family members: Fixed-point, Floating-point, Multiprocessor DSPs and Fixed-point DSP controllers [37].

The TMS230 family architecture design is used for real-time signal processing. Moreover, the combination of the real-time signal processing with the controller peripherals gave rise for the 240x/A series of DSP controller. They are ideal chips to be used for application solution of control systems: its characteristics are described below [37]:

- "Very flexible instruction set."[37]
- "Inherent operational flexibility."[37]
- "High-speed performance."[37]
- "Innovative parallel architecture."[37]
- "Cost effectiveness."[37]
Figure 5.2.3.1-1 shows the 240xA devices architecture as discussed in [37].

![Diagram of 240xA Device Architecture](attachment:image.png)

The TMS320LF2407A features are discussed in reference [40]; however, some relevant ones are listed below:

- A 10-bit analog-to-digital converter (ADC) control,
- I/O registers, which used the *MCRA register to set the PWM1-6 output pins.
- Event Managers EVA, which used the register *EVAIMRA (interrupt mask register A) to enable the timer1 underflow interrupt.
- Serial peripheral interrupter (SPI) had the function to set up the 8-bit digital-to-analog converter (DAC), for debugging the code.

The TMS320LF2407A can be programmed either in assembly language, which is a low language or machine language [37, 38, 41] or in high level language [41]. The high level language used to program the DSP chip for this thesis was a C++ language, which used a C compiler to program the chip.
5.2.3.2 Digital representation of all the signals

As was discussed previously, the output signals on the secondary side of the voltage transducer are voltage signals that range from zero to 3.3V. These signals were the input of the ADC in the DSP chip.

The ADC as mentioned previously is 10-bit, which meant that it would resolve the input voltage [0-3.3V] into [0-1024 count] levels inside the DSP, where $1024 = 2^{10}$. The equation (5.2.3.2-1) relates the output voltage of the ADC and its input voltage.

$$V_{DIG} = \frac{1024}{3.3} \cdot V_M$$

(5.2.3.2-1)

Where $V_{DIG}$ is the ADC output voltage and $V_M$ is the ADC input voltage, which as discussed previously is also defined as the output of the voltage LEM.

5.2.3.3 Signals Transformation to real values inside the DSP

Once the signals were inside the DSP chip they were in the range of 0 to 1024 counts, which as discussed before, in voltage it were in range of 0 to 3.3V. However, for calculation purpose, those signals must be transformed back to their real values.

Recalling from section 5.2.2, the signals used were the following: $V_{AC}$, $V_{BC}$, $V_{DC}$, the power angle potentiometer (pot1) and the voltage magnitude potentiometer (pot2).

Substituting equation (5.2.3.2-1) into (5.2.1.1-5), equation (5.2.3.3-1) was obtained.

$$V_I = \frac{R_I \cdot 3.3 \cdot V_{DIG}}{R_M \cdot 2.5 \cdot 1024}$$

(5.2.3.3-1)
The real voltage signal $V_{AC}$, $V_{BC}$ and $V_{DC}$ were represented inside the DSP as shown in equation (5.2.3.3-2) and (5.2.3.3-3). Notice though that $V_{BC}$ has the same value as $V_{AC}$ because the resistances $R_I$ and $R_M$ for $V_{AC}$ and $V_{BC}$ had identical values.

\[ V_{AC} = V_{BC} = \frac{175}{1024} \cdot V_{DIG} \]  
\[ (5.2.3.3-2) \]

\[ V_{DC} = \frac{122}{1024} \cdot V_{DIG} \]  
\[ (5.2.3.3-3) \]

However, before scaling the AC digital signals to their real values, they must be level shifted to lie between a negative maximum value and a positive maximum value, refer to appendix J.

### 5.2.3.4 DSP Fixed-Point arithmetic

From the DSP section it was discussed that the DSP chip used was a 16-bit fixed-point processor, which meant that its number representation for calculation purposed must have an integer format, a whole number [42].

A digital number inside the DSP chip is represented in binary format as $2^N$, where $N$ is the number of bit. Thus, the maximum value for this processor is 65,536 ($2^{16}$) [42]. However, usually the 16-bit processor is used as two's complement representation, to ensure that the DSP chip would handle negative values [42, 43]. In this format, the maximum negative and positive values are represented as illustrated in the equation (5.2.3.4-1).

\[ -2^{16-1} < i < 2^{16-1} - 1 \rightarrow -32,768 < i < 32,767 \]  
\[ (5.2.3.4-1) \]

However if two integers numbers are multiplied together, whereby their values happen to be at their maximum point as equation (5.2.3.4-1), then the result would be a 32 bit,
chip. To overcome this situation sample time was redefined using Q format. Equation (5.2.3.4-3) represents this.

\[ K_i \cdot T_i = 0.002 \cdot 2^{14} = 66 \quad \text{Q15} \quad (5.2.3.4-3) \]

Equation (5.2.3.4-4) presents how equation (5.2.3.4-2) was written in the code.

\[ Y_{PLL} = \text{(int)} \left( (66 \cdot \text{(long int)} U_{PLL})/32768 + \text{(long int)} Y_{kIPLL} \right); \quad (5.2.3.4-4) \]

In equation (5.2.3.4-4) as mentioned above, \( Y_{PLL} \), \( U_{PLL} \), and \( Y_{kIPLL} \) were defined as integer. The variable \( U_{PLL} \) and \( Y_{kIPLL} \) were converted to long integer temporarily for calculation purpose. As illustrate in equation (5.2.3.4-4), once the calculation is done the results is converted back to integer by typecasting it.

### 5.3 Chapter Summary

From the above discussion, the following points are summarized:

- The prototype to implement the peak load shaving was successfully designed and implemented in the lab with a changed three-phase resistive and inductive load. The load could be changed from 4.3kVA at PF of 0.96 to 8.9kVA at PF of 0.96.
- However, due to time constrain only PLL PI-based controller would be implemented in the lab. Therefore, the only LEM transducers that were built were the voltage transducers.
- The signals for PLL PI-based controller, \( V_{AC} \), \( V_{BC} \) and \( V_{DC} \) were successfully conditioned by the interface board and sent to the DSP at the right voltage range.
- Fixed-point arithmetic Q-format was used successfully in DSP chip, which help to represent float number as integer numbers.
which wouldn’t fit inside the 16 bit register or an integer variable. Consequently, some information would be lost.

Thus, to prevent this for happening, a C-language function, the typecasting [44], was used as well as some fixed-point arithmetic manipulation, such as Q format. Typecasting has the function to convert any C data type to another data type.

Reference [42] (page 4 of 5), states that “Q-format is a technique for tracking the relative location of the radix point within arithmetic input and operation results”. In addition, “this is important since certain operations such as multiplication can shift the location of the radix point in the operation result.”

Recall from section 3.4.1.4, the PLL PI-based controller integral equation (3.4.1.4-8)

\[ y_k = K_i T_s u_k + y_{k-1} \]  

(5.2.3.4-2)

Thus for the 16 bit system the maximum Q-format is represented as Q15 or \(2^{15}\). Now to represent the product \(K_i \cdot T_s\) on Q-format, Q15 was multiplied to it. Moreover by multiplying by Q15 it is the same as shifting a bit to the left 15 times, which meant that if the number that was being multiplied was already 15 bit, therefore it would increase to 32 bits.

Conversely, by dividing by Q15 is the same as shifting a bit to the right 15 times [43]. Thus for an integer variable to be able to store the bits that were shifted to the left or multiplied, they had be converted to a long integer temporarily using the typecasting function. The long integer variables are 32 bits.

Recall that the sample time, \(T_s=100\)us, the integral gain from the simulation was set to \(K_i=20\). In the code \(y_k, u_k\) and \(y_{k-1}\) were defined as integer, see appendix J. The sample time was a float number, 0.000001s, in this way it cannot be used in fixed-point DSP
chip. To overcome this situation sample time was redefined using Q format. Equation (5.2.3.4-3) represents this.

\[ K_i \cdot T_s = 0.002 \cdot 2^{15} = 66 \quad Q15 \quad (5.2.3.4-3) \]

Equation (5.2.3.4-4) presents how equation (5.2.3.4-2) was written in the code.

\[ Y_{PLL} = \text{(int)} \left( \frac{66 \cdot \text{(long int) } U_{PLL}}{32768} \right) \text{(long int) } Y_{PLL} \quad (5.2.3.4-4) \]

In equation (5.2.3.4-4) as mentioned above, \( Y_{PLL} \), \( U_{PLL} \), and \( Y_{PLL} \) were defined as integer. The variable \( U_{PLL} \) and \( Y_{PLL} \) were converted to long integer temporarily for calculation purpose. As illustrate in equation (5.2.3.4-4), once the calculation is done the results is converted back to integer by typecasting it.

### 5.3 Chapter Summary

From the above discussion, the following points are summarized:

- The prototype to implement the peak load shaving was successfully designed and implemented in the lab with a changed three-phase resistive and inductive load. The load could be changed from 4.3kVA at PF of 0.96 to 8.9kVA at PF of 0.96.
- However, due to time constrain only PLL PI-based controller would be implemented in the lab. Therefore, the only LEM transducers that were built were the voltage transducers.
- The signals for PLL PI-based controller, \( V_{AC} \), \( V_{BC} \) and \( V_{PC} \) were successfully conditioned by the interface board and sent to the DSP at the right voltage range.
- Fixed-point arithmetic Q-format was used successfully in DSP chip, which help to represent float number as integer numbers.

Next chapter will show the laboratory result focusing mainly on the PLL PI-based controller.
6 Result and discussion

This section will discuss firstly the laboratory results of the three-phase inverter in conjunction with lead acid battery, focusing mainly in the implementation of digital PLL PI-based controller, section 6.1. Thus, its technical viability can be shown practically. Secondly, section 6.2 will discuss whether the project at UCTMS will be financially viable or whether it will not be.

6.1 Laboratory Result

6.1.1 Three-Phase transformer line to line voltage from lower side

Oscilloscope_Result 6.1.1-1 illustrates the result of the three-phase transformer secondary (lower side) line-to-line voltage, $V_{AC}$ and $V_{BC}$.

The voltage $V_{AC}$ and $V_{BC}$ were then sent into the voltage transducer to be stepped down as discussed previously. Once all the relevant signals, $V_{AC}$, $V_{BC}$ and $V_{DC}$ were conditioned and sent into the DSP chip, the discussed algorithms such as Clarke Transformation, Park Transformation, SVPWM and PLL PI-based control were implemented. The following sections will present their results.
6.1.2 Clarke transformation result

The Clarke transformation was already implemented by the author in his undergraduate thesis, using equation (4.8-1) without the coefficient $\sqrt{3}$. This was because there was a difficult implementing equation (4.8-1) in C coding. However, for this Master thesis, equation (4.8-1) was implemented successfully together with the coefficient, equations (6.1.2-1) and (6.1.2-2) illustrates how they were implemented in C coding, appendix J.

\[ V_{\alpha} = (\text{VaReal}V^*13377)/16384-(\text{VbReal}V^*6688)/16384; \]  
\[ V_{\beta} = (\text{VbReal}V^*11585)/16384; \]  
\[ \text{Where, the ratio } \frac{13377}{16384} = \sqrt{\frac{2}{3}} \cdot \frac{6688}{16384} = \sqrt{\frac{2}{3}} \cdot \frac{11585}{16384} = \sqrt{\frac{2}{3}} \cdot \frac{\sqrt{3}}{2}. \]

The variables \( V_{\alpha} \), \( V_{\beta} \), \( \text{VaReal} \) and \( \text{VbReal} \) were defined as long integer, to ensure that the multiplication with a big number would not overflow the maximum available bit space in the variables. In addition, \( \text{VaReal} \) and \( \text{VbReal} \) represent \( V_{AC} \) and \( V_{BC} \) respectively. Oscilloscope Result 6.1.2-1 shows the result of equations (6.1.2-1) and (6.1.2-2).

Oscilloscope Result 6.1.2-1: Result of Clarke Transformation
Comparing the waveform results of Oscilloscope_Result_6.1.2-1 with the result of figure 7 in the literature [17], page 22, it was understood that the SVPWM was operating at full modulation index, \( m = 1 \). At this modulation index it was added as discussed previously that the output fundamental voltage would be reduced compared with desired voltage value. Later section will show this.

### 6.1.3 Three-phase grid phase angle result

Recalling equation (3.4.1.1-2) in section 3.4.1.1, it was used to calculate the three-phase grid angle in simulation as well as in practice. As it was illustrated, it receives as input the two signals calculated previously, \( V_a \) and \( V_b \).

In the code an arctan function, “\texttt{int arctan(int Re, int Im)}”, was used. Refer to appendix 1. As it can be seen from above sentence, this function input and output values were defined as integer. The variables “\( Re \)” and “\( Im \)” represent \( V_a \) and \( V_b \) respectively. However as discussed in the previous section \( V_a \) and \( V_b \) were defined as long integer, which meant that if they were inserted in the arctan function as long integer it wouldn’t work.

Thus, the values of \( V_a \) and \( V_b \) calculated from the previous section were divided by 4, so that the result could fit inside the arctan function integer variable (for this project dividing by 4 was sufficient; however it could be a number higher than 4). In addition, they were converted into “\( \texttt{int} \)” variables by using the type casting function. Equations (6.1.3-1), (6.1.3-2) and (6.1.3-3) show the discussion.

\[
\begin{align*}
\texttt{valpha\_dnum} &= \texttt{int}(\texttt{Valpha}/4); \quad (6.1.3-1) \\
\texttt{vbeta\_dnum} &= \texttt{int}(\texttt{Vbeta}/4); \quad (6.1.3-2) \\
\texttt{theta} &= \texttt{arctan}(\texttt{valpha\_dnum, vbeta\_dnum}); \quad (6.1.3-3)
\end{align*}
\]

Oscilloscope_Result_6.1.3-1 illustrates the result of the three-phase grid angle, equation (6.1.3-3).
It can be seen from Oscilloscope_Result 6.1.3-1 above, that the waveform had period of 20ms, which means that, the angle was rotating at 50Hz. Therefore, the calculation of angle theta was accomplished successfully.

**6.1.4 Parke Transformation result**

To implement the Parke transformation as presented in equation (6.1.1-20) in C code language, some tricks had to be done. This was because, not all element of equation (6.1.1-20) were available to calculate $V_p$ and $V_p$. There was no math function in the DSP library to calculate the cosine of the angle for this project. However, there was a look up table for the sinusoidal function. The look up table had the following range: the x-values ranged from zero to 1024 and the y-values from -1024 to 1024 [18].

Moreover, to implement the cosine of the angle, the angle theta was shifted by 90°. Using equation (6.1.4-1), which represented the relation between the angles in degree to the numbers inside the computer, thus 90° was equivalent to 256 counts.

\[
\begin{array}{ll}
tagle[\text{Count}] & \_\_\angle[\text{degree}] \\
1024 & 180°
\end{array}
\]  

(6.1.4-1)
Therefore equation (6.1.4-2) was obtained, which shows how the angle theta was shifted by 90° degree in the code:

\[ \text{thetacos} = \text{theta} - 256; \]  
\[ (6.1.4-2) \]

The theta values were ranging from 0 to 1023 in arctan function as presented appendix J. Thus, by adding 256 into angle theta, the new theta was in the range of 256 and 1279. Moreover, the maximum value of the new theta angle was higher than the maximum value of the \( x \)-value of the sinusoidal look up table function, which practically would produce a distorted cosine waveform. Thus, it was important to scale the new theta angle to be in the range of 0 to 1023.

The piece of code below did the trick:

\[ \text{if (thetacos > 1023) thetacos = thetacos - 1023;} \]

From the above piece of code, it can be seen that whenever the new angle was above 1023, 1023 was subtracted from it, which resulted the new angle theta being in the range of 0 to 1023.

Thus the sine of theta and the sine of the new theta, \( \text{thetacos} \), which is equal to cosine of theta, were calculated in the C code as shown in equations (6.1.4-3) and (6.1.4-4)

\[ \text{sinvtheta} = \text{sine(theta);} \]  
\[ (6.1.4-3) \]
\[ \text{cosvtheta} = \text{sine(thetacos);} \]  
\[ (6.1.4-4) \]

The \( \text{sinvtheta} \) and \( \text{cosvtheta} \) are the sine and the cosine of the three-phase grid angle. There were defined once at this point in the code to prevent using the sinusoidal look up table several times in the code, which consequently would deteriorate the speed performance of running the code.
Equations 6.1.4-5 and 6.1.4-6, presents how Park transformation was implemented in C code.

\[
V_{d\_grid} = (\text{Valpha} \cdot \text{long \ int \ costheta}) / 1024 + (\text{Vbeta} \cdot \text{long \ int \ sintheta}) / 1024; \quad (6.1.4-5)
\]

\[
V_{q\_grid} = (\text{Valpha} \cdot \text{long \ int \ sintheta}) / 1024 - (\text{Vbeta} \cdot \text{long \ int \ costheta}) / 1024; \quad (6.1.4-6)
\]

Oscilloscope Results 6.1.4-1 and 6.1.4-2, presents the Park Transformation results. The rotating reference plane signals, \( V_d \) and \( V_q \), are shown in relation with stationary reference plane signal, \( V_\alpha \).

Oscilloscope Result 6.1.4-1: Result of the three-phase grid \( V_\alpha \) and \( V_d \)

Oscilloscope Result 6.1.4-2: Result of the three-phase grid \( V_\alpha \) and \( V_q \)
From Oscilloscope Results 6.1.4-1 and 6.1.4-2, it was visible that the Parke Transformation was implemented successfully. As discussed in appendix C, it transformed the voltage signals, $V_x$ and $V_y$, from stationary reference plane to rotating reference plane, whereby $V_x$ and $V_y$ look like a DC signals.

However, $V_x$ in figure 6.1.4-1 does not look as perfect DC signal because $V_x$ and $V_y$ did not have the same amplitude; refer to Oscilloscope Result 6.1.2-1. The inverse Park Transformation was also implemented in the code just by changing the signs of equation (6.1.4-5) and (6.1.4-6) as discussed in appendix C section C.2, equation (C.2-22).

### 6.1.5 Phase Locked Loop controller result

In this section, the digital PLL PI-based controller as discussed in sections 3.4.1.3 and 3.4.1.4 were implemented. Alpha equals to 2.4 and 30 were tested in two scenarios.

The first scenario was the implementation of the digital PLL PI-based controller with previous value of the output PI controller, $U \overline{h} L L$, being used in the integral plant, see equation (3.4.1.3-15). The second scenario however the present value, $U \overline{h} L L$ was used instead, see equation (3.4.1.4-8). Equation (3.4.1.3-15) or (3.4.1.4-8) was implemented in C coding as shown in equations (6.1.5-1) and (6.1.5-2) respectively.

\[
Y_{PLL} = \text{int}(66 \times \text{long int}U_{k1PLL}/32768 + \text{long int}Y_{k1PLL}); \quad (6.1.5-1)
\]
\[
Y_{PLL} = \text{int}(66 \times \text{long int}U_{PLL}/32768 \times \text{long int}Y_{k1PLL}); \quad (6.1.5-2)
\]

Furthermore, the digital PI controller, equation (3.4.1.3-14) was implemented in C coding as shown in equation (6.1.5-3).

\[
U_{PLL} = \text{int}(23580 \times \text{long int}err_kPLL/256 \times (524003 \times \text{long int}err_kPLL)/32768 - (23580 \times \text{long int}err_kPLL)/256 \times \text{long int}U_{k1PLL}); \quad (6.1.5-3)
\]
Where the ratio $23580/256$ is equal to $92.11$, this is the proportional gain, $K_{p_{\text{pi}}}$, note that the denominator is $2^8$, which means that the $K_{p_{\text{pi}}}$ was multiplied by Q-format of Q8. The ratio $524003/32768$ is equal to $15.99$, this value is the product of the integral gain, $K_{i_{\text{pi}}}$, and the sample time $T_s=100\text{ms}$. The gain values of equation (6.1.5-3) were implemented for $\alpha=2.4$, refer to table 3.4.1.2-1 in section 3.4.1.2.

**b) Scenario 1: Previous value of the output of the PI controller used**

Thus for $\alpha=2.4$, equations (6.1.5-3) was used. Once the DSP chip power supply was switched on, $\gamma$ tracked $\theta$ with a delay. Oscilloscope Result 6.1.5-1 confirms the discussion.

![Oscilloscope Result 6.1.5-1: Result of the $\gamma$ synchronizing with $\theta$, using $\alpha=2.4$ and the previous value of the output of the PI controller](image)

Using now $\alpha=30$, the gains of equation (6.1.5-3) were changed to the right gains of $\alpha=30$, refer to table 3.4.1.2-1. Oscilloscope Result 6.1.5-2 shows the result.
b) Scenario 2: Present value of the output of the PI controller used

In this scenario, equation (6.1.5-2) was used in the code, which represents the integral function of the PLL PI-based controller using the present value of the output of the PI controller, equation 6.1.5-3. Thus using \( \alpha = 2.4 \), Oscilloscope_Result 6.1.5-3 shows the result.

Oscilloscope_Result 6.1.5-3: Result of the \( \gamma \) synchronizing with 0, using \( \alpha = 2.4 \) and the present value of the output of the PI controller
Using $\alpha=30$, Oscilloscope Result 6.1.5-4 shows the result.

Oscilloscope Result 6.1.5-4: Result of the $\gamma$ synchronizing with $\theta$, using $\alpha=30$ and the present value of the output of the PI controller.

Analyzing the two scenarios, when the previous value is used, scenario 1, it can be seen that it introduced a delay on the integral response as discussed previously, but also that delay when $\alpha=30$ was used, it distorted the $\gamma$ on the start up, refer to Oscilloscope Result 6.1.5-2. Consequently, the distorted $\gamma$ when used produced a distorted fundamental inverter voltage initially with frequency higher than the fundamental frequency, 50Hz. Oscilloscope Result 6.1.5-5 shows this.
Oscilloscope Result 6.1.5-6: Result of the inverter voltage synchronizing with grid voltage, using \( \alpha = 30 \) and the present value of the output of the PI controller.

Oscilloscope Result 6.1.5-7 shows the three-phase inverter fundamental voltage for scenario 2 for \( \alpha = 2.4 \). It shows how quickly the inverter voltage tracks the grid voltage.
volume magnitude was smaller than the three-phase grid magnitude voltage. As discussed

after the transient state, the steady state can be seen that the three-phase immun

the fundamental voltage was higher than the actual voltage. However, the transient current was less than the actual current in the transient state. The transient response of the three-phase immune network was

The transient response in the output of the three-phase immune fundamental voltage was

higher than the transient response of the same type of power grid. The transient response of the power grid was lower than the actual response. However, the transient response of the three-phase immune network was higher than the actual response.
previously that was caused by the modulation index been set to full modulation of 1 by using equations (4.9.2-3) to (4.9.2-5), such that over-modulation could be avoided.

Therefore the DC bus should be increased to prevent the over-modulation to occur and hence preventing the decreasing of the fundamental voltage.

Now to be able to connect the three-phase inverter with the three-phase grid such that no current either real or reactive should flow; the three-phase inverter voltage has to be equal in phase and magnitude with the three-phase grid voltage. However, that was not the case in Oscilloscope Result 6.1.5-7.

Thus, as discussed, the two potentiometers, which control the real power or the 0 and reactive power or magnitude, were used to adjust the inverter voltage angle and magnitude to match as close as possible to the three-phase grid voltage. Oscilloscope Result 6.1.5-8 shows this.

Oscilloscope Result 6.1.5-8: Result of the inverter voltage synchronizing with grid voltage, using $u=2.4$ and the present value of the output of the PI controller.

To understand better how the manual control was done, recall from section 5.2.2, it was discussed that the potentiometers voltage were from 0 to 3.3V, where in digital form, goes from 0 to 1024.
Chapter 6

\( ma = \text{pot1}; \) \hspace{1cm} (6.1.5-5)

Where, \( ma \) was defined as the modulation index in the code and ranging from 0 to 1024 counts. The rotating reference voltages, equations (6.1.4-5) and (6.1.4-6) were transformed back to stationary reference plane by using the inverse Park Transformation see appendix J.

In the code, those stationary sinusoidal orthogonal signals had a maximum peak magnitude of 512 counts. Moreover, they were used as input to the SPWM algorithm. In addition, to be able to control the voltage magnitude such that would go above or below 512 counts, the variable \( ma \) was multiplied to it, and then the product was divided by 512. Equations (6.1.5-6) and (6.1.5-7) shows this

\[
\begin{align*}
V_{dRef} &= (ma \cdot v_{d_{inv}})/512; \hspace{1cm} (6.1.5-6) \\
V_{qRef} &= (ma \cdot v_{q_{inv}})/512; \hspace{1cm} (6.1.5-7)
\end{align*}
\]

Furthermore, \( ma \) was limited not to rise above 804 counts using the piece of code below

\[\text{If } (ma>804) \text{ ma=804;}\]

Thus, the values of modulation index was from 0 to 1.57, where \( 804/512 = 1.57 \). Therefore, the inverter voltage magnitude was controlled bi-directionally.

6.2 Financial look in the project

In this section, a financial cost analysis will be done for the 100kVA three-phase inverter battery system only as it was the one with less battery capacity as discussed in section 2.4.4.
Chapter 6

The cost of the battery for the 100kVA three-phase inverter battery system will be done in section 6.2.1. Section 6.2.2 will discuss the battery maintenance cost. Section 6.2.3 will look into the battery recovery cost.

Furthermore, section 6.2.4 will discuss the total capital cost to have the system up and running. Section 6.2.5 will present all the yearly saving incurred by 100kVA battery system during the lifetime of the battery system.

Finally, a net-present value and break-even analysis will be done in section 6.2.6 to investigate if the 100kVA three-phase inverter battery system savings would payoff the initial capital cost, before the life time of the battery system, which is the part of the 100kVA three-phase inverter battery system that has the shortest life time.

6.2.1 Battery Cost

The rating of the 100kVA three-phase inverter battery system as calculated in section 2.4.4 was 1603.25Ah/15.5hr/1.8V per cell /25° C. Recalling from section 2.4.2 that the chosen FNB battery was the Raylite Tubular RCT. The Raylite Tubular RCT has different types of cell range for different capacities i.e. maximum current discharged at minimum voltage and different period; see the table of standby power-Raylite Tubular RCT constant current discharge in appendix B.

From section 2.4.4, the maximum average current that the battery would supply for the 100kVA three-phase inverter was calculated to be 291.5A for 5.5hour. Using the constant current discharge data in appendix B, the chosen tubular cell was the 14RCT1750. From the appendix B, it can be seen that the 14RCT1750 is able to deliver the average current for 5.5hour with a minimum voltage of 1.8V.

Moreover, the meeting held with Cliff Hardman and Mervin Barry, the sales engineer of the First National Battery (FNB) South Africa Company, it was discussed that the 14RCT1750 cell at 1.8V for 5.5hr, has capacity of 1595Ah, which is close enough to the
calculated one. Furthermore, the cost per cell for this battery is R6,000.00 thus for the 200 cells the total cost was R1,200,000.00. This is 2007 price as given by Barry.

### 6.2.2 Battery maintenance cost

Mervin Barry said that the Raylite Tubular RCT batteries would need 3 times maintenances in a year. The maintenance cost is made of the following steps: traveling fees, checking of each cells voltage, water topping and labors hour, which in a year adds up to 15 hour. The labors work is subdivided into the following task: skill report writing and skilled technical labor.

In addition, it was added by Barry that, currently the cost of maintenance of 55 cell battery is R350 per visit. Thus the maintenance per cell in one visit is R6.36/cell, which for 200 cells it would be R1,272.73. Therefore, the yearly maintenance would be R3,818.18. The yearly maintenance cost was assumed constant throughout the lifetime of the battery for simplicity.

### 6.2.3 Raylite Tubular cell battery scrap recovery value

The scrap recovery value is the value that the battery would be worth after its lifetime. To calculate the scrap recovery value the following was done: Using the RAYLITE tubular cells datasheet in appendix B, more specifically in the tubular capacities, weights and dimensions section, the weight of a cell completed filled of the 14RCT1750 tubular cell type is 144.1kg.

The Rand/kg rate as discussed with the sale engineer of FNB is R1.70/kg. Therefore, the scrap recovery value per cell in Rand would be R244.97, which for 200 cells it would be R48,994.00.
6.2.4 Total capital cost

The capital cost to have the 100kVA three-phase inverter battery system installed at UCTMS on the 11kV bus bar, see figure 2.1-1, was estimated with help of Peter Burden, a general manager (sales and production) of MLT Drives.

The main components of the system are listed below:

- 100kVA three-phase inverter.
- 100kVA line to line 380/11kV rms \( \Delta-Y \) three-phase transformer
- Battery system

From the interview with Burden, the cost of 100kVA three-phase inverter, the cabling system cost, the cost of installing the full system and the transportation cost were given as shown in table 6.2.4-1.

<table>
<thead>
<tr>
<th>Items</th>
<th>Cost</th>
</tr>
</thead>
<tbody>
<tr>
<td>100kVA three-phase inverter</td>
<td>R100,000.00</td>
</tr>
<tr>
<td>Installation</td>
<td>R20,000.00</td>
</tr>
<tr>
<td>Cabling</td>
<td>R3,000.00</td>
</tr>
<tr>
<td>Transportation</td>
<td>R15,000.00</td>
</tr>
</tbody>
</table>

From section 1.2.4 the costs of UCTMS three-phase transformer were discussed, the rate per kVA was given as R150/kVA. Thus using the same ratio, the 100kVA three-phase transformer for this project would cost R15,000.00. Furthermore, from section 6.2.1, the battery system cost was calculated to be R1,200,000.00.

Therefore, adding all the above discussed costs, the Initial capital cost or cash outflow of the system would be R1,353,000.00.
6.2.5 Yearly savings calculation

Recalling from section 2.3.2, the yearly saving for the 100kVA three-phase inverter in 2004 was calculated to be R23,016.00. From table 2.3-1 the percentage rate of increase of UCTMS annual demand charge was 3.51%. The demand charge rate of increase was assumed the same throughout the lifetime of the batteries storage. The battery storage lifetime as discussed in section 2.4.2.1 was 12 years.

Furthermore, assuming the project was started in 2004, the first yearly saving or cash inflow of the project would be at end of 2004. The rest of the yearly cash inflow was calculated using equation (6.2.5-1). Moreover, recalling from table 2.3-1 in section 2.3, that the demand charge in 2004 was R19.18, then the future demand charge were also calculated using equation (6.2.5-1)

\[ FV = PV (1+r)^n \]  

(6.2.5-1)

Where \( r \) is the percentage rate of increase of demand charge, \( n \) is the number of year, \( FV \) is future value and \( PV \) defined as the present value. Table 6.2.5-1 shows the result of the FV yearly savings that the project would have and its respective demand charges.
Table 6.2.5-1: Project yearly saving and demand charge for the period of 12 years

<table>
<thead>
<tr>
<th>Year</th>
<th>Yearly saving [R]</th>
<th>Demand Charge [R]</th>
<th>n</th>
<th>r (Increase) [%]</th>
</tr>
</thead>
<tbody>
<tr>
<td>2004</td>
<td>R 23,016.00</td>
<td>R 19.18</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>2005</td>
<td>R 23,823.86</td>
<td>R 19.85</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>2006</td>
<td>R 24,660.08</td>
<td>R 20.55</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2007</td>
<td>R 25,525.65</td>
<td>R 21.27</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>2008</td>
<td>R 26,421.60</td>
<td>R 22.02</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>2009</td>
<td>R 27,349.00</td>
<td>R 22.79</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>2010</td>
<td>R 28,308.95</td>
<td>R 23.59</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>2011</td>
<td>R 29,302.59</td>
<td>R 24.42</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>2012</td>
<td>R 30,331.11</td>
<td>R 25.28</td>
<td>9</td>
<td></td>
</tr>
<tr>
<td>2013</td>
<td>R 31,395.73</td>
<td>R 26.16</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>2014</td>
<td>R 32,497.72</td>
<td>R 27.08</td>
<td>11</td>
<td></td>
</tr>
<tr>
<td>2015</td>
<td>R 33,638.39</td>
<td>R 28.03</td>
<td>12</td>
<td></td>
</tr>
</tbody>
</table>

The PV value in equation (6.2.5-1) to calculate the FV of yearly saving and demand charge from 2005 to 2015 were set to 2004 values, R23,016.00 and R19.18 respectively.

6.2.6 Net present value and break-even analysis

The Net Present Value (NPV) is "the difference between the present value of cash inflows and the present value of cash outflows" [45]. For the project to be financially viable, NPV must be greater or equal to zero. In addition after the break-even point, the savings must be enough to self-sustain the installed system for any system part replacement and maintenance.

The yearly saving calculated as illustrated in table 6.2.5-1 must be used in each respective year to pay for the battery maintenance cost or any system expense, which for this project for simplicity the only expense or cash outflow was assumed to be the battery maintenance cost, R3,818.18.
The recovery value of battery, which was calculated to be R48,994.00, would be added in
the last year cash inflow. Therefore the overall future cash inflow for each respective
year, taking in consideration the battery maintenance cost and battery recovery value as
discussed above, would be as presented in table 6.2.6-1.

<table>
<thead>
<tr>
<th>Year</th>
<th>Cash inflow ($C_n$) [R]</th>
<th>N</th>
</tr>
</thead>
<tbody>
<tr>
<td>2004</td>
<td>R 19,197.82</td>
<td>1</td>
</tr>
<tr>
<td>2005</td>
<td>R 20,005.68</td>
<td>2</td>
</tr>
<tr>
<td>2006</td>
<td>R 20,841.90</td>
<td>3</td>
</tr>
<tr>
<td>2007</td>
<td>R 21,707.47</td>
<td>4</td>
</tr>
<tr>
<td>2008</td>
<td>R 22,603.42</td>
<td>5</td>
</tr>
<tr>
<td>2009</td>
<td>R 23,530.82</td>
<td>6</td>
</tr>
<tr>
<td>2010</td>
<td>R 24,490.77</td>
<td>7</td>
</tr>
<tr>
<td>2011</td>
<td>R 25,484.41</td>
<td>8</td>
</tr>
<tr>
<td>2012</td>
<td>R 26,512.93</td>
<td>9</td>
</tr>
<tr>
<td>2013</td>
<td>R 27,577.55</td>
<td>10</td>
</tr>
<tr>
<td>2014</td>
<td>R 28,679.54</td>
<td>11</td>
</tr>
<tr>
<td>2015</td>
<td>R 78,814.21</td>
<td>12</td>
</tr>
</tbody>
</table>

As mentioned above the NPV is defined as shown in equation (6.2.6-1)

\[ NPV = C_i - C_o \]  

Where \( C_i \) is defined as "the present value of cash inflows" [45], and \( C_o \) is "the present value of cash outflows" [45].

The lump sum of the present value cash inflows for table 6.2.6-1 was calculated using
equation (6.2.6-2), at discount rate, \( r \), of 10%.

\[
C_i = \sum_{n=1}^{12} \frac{C_n}{(1 + r)^n}
\]

\[
= R173,286.34
\]
Where, \( C_n \) is the cash inflow for each respective year and \( n \) as discussed before is the number of year.

\( C_o \) was set to the initial capital cost, R1,353,000.00, which is the present value cash outflow of the project.

Thus, using equation (6.2.6-2) with value of \( C_i \) and \( C_o \) as discussed above, the result of NPV is presented below.

\[
NPV = R173,286.34 - R1,353,000.00 \\
= -R1,179,713.66
\]  

(6.2.6-3)

The NPV attained a negative result, therefore it can be conclude that the project would not be financial viable at this present condition of demand charge and percentage rate of demand charge, which means that at the end of the battery life time the initial capital cost would not be fully paid off. However, a question could be asked such as, what changes should be done or happen to make the project financial viable in future?

To answer this question, two scenarios can be investigated such as the project internal changes and external changes. The internal changes are changes that can be controllable by investor of the project, for instance, decreasing the initial capital cost by looking for alternative and cheaper components to install the 100kVA three-phase inverter battery system.

The external changes are changes that cannot be controllable by the project, however, it influences the turn over of the project. For instance, the change on the demand charge tariff and the percentage rate increase of the demand charge are controlled by the National Electricity Regulator (NER) in South Africa [46].

**Scenario 1: Project internal change**

If the initial capital cost is considered to be decreased by looking for alternative and cheaper way to install the system as discussed before. However, the present value cash
inflow due to the installation of 100kVA three-phase battery system was calculated to be R173,286.34.

Moreover, NPV to be greater or equal to zero, the initial capital cost would have to be decreased at least by 87.2%, which realistically it is impossible. Because it would mean that the battery and the three-phase inverter cost for example would have to be decreased from R1,200,000.00 and R100,000.00 to R153,600.00 and R12,800.00 respectively. At this new price, the battery and the three-phase inverter would not be the same one with same capacity in Ah and kVA respectively. Therefore, scenario 1 would not be the right option.

Scenario 2: Project external changes

a) In this part of scenario 2, the change is only done in the percentage rate increase of demand charge, such that it would be increased by 48.24% while keeping the initial capital cost and demand charge the same. Increasing \( r \) to 51.75% would ensure that NPV be positive and with enough return to buy new sets of battery after its lifetime. Table 6.2.6-2 shows the changes that happen by setting \( r=51.75\% \).

<table>
<thead>
<tr>
<th>Year</th>
<th>Yearly saving [Rand]</th>
<th>Cash inflow [Rand]</th>
<th>Demand Charge [Rand]</th>
<th>n</th>
<th>r (Increase [%])</th>
</tr>
</thead>
<tbody>
<tr>
<td>2004</td>
<td>23,016.00</td>
<td>17,452.56</td>
<td>19.18</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>2005</td>
<td>34,926.78</td>
<td>25,706.59</td>
<td>29.11</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>2006</td>
<td>53,001.39</td>
<td>36,952.07</td>
<td>44.17</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2007</td>
<td>80,429.61</td>
<td>52,326.64</td>
<td>67.02</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>2008</td>
<td>122,051.93</td>
<td>73,413.86</td>
<td>101.71</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>2009</td>
<td>185,213.80</td>
<td>102,393.10</td>
<td>154.34</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>2010</td>
<td>281,061.95</td>
<td>142,269.89</td>
<td>234.22</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>2011</td>
<td>426,511.50</td>
<td>197,189.55</td>
<td>355.43</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>2012</td>
<td>647,231.20</td>
<td>272,869.93</td>
<td>539.36</td>
<td>9</td>
<td></td>
</tr>
<tr>
<td>2013</td>
<td>982,173.35</td>
<td>377,198.27</td>
<td>818.48</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>2014</td>
<td>1,490,448.06</td>
<td>521,054.70</td>
<td>1,242.04</td>
<td>11</td>
<td></td>
</tr>
<tr>
<td>2015</td>
<td>2,261,754.93</td>
<td>735,059.23</td>
<td>1,884.80</td>
<td>12</td>
<td></td>
</tr>
</tbody>
</table>

183
The lump-sum of the $C_r = R2,553,889.40$, thus the result of NPV is shown in (6.2.6-5)

\[
NPV = R2,553,889.40 - R1,353,000.00 \\
= R1,200,889.40 \tag{6.2.6-5}
\]

However, in practice this increases would be impracticable because at the end of the battery lifetime, every consumer, which uses the same tariff structure as UCTMS, their demand charge would jump from R19.18 to R1,884.80 for 48.24% increase. Therefore scenario 2 (a) would not be the right one.

b) The change is done now in the demand charge, while keeping the initial capital cost and the percentage rate increase of demand charge the same. For the project to be self sustained in its first year of installation (NPV>0) in such way that at end of the battery life time, it could pay off the initial capital cost and at same time buy its new set of battery, then the demand charge would have to be started at R269.00. Table 6.2.6-3 shows the changes that happen by setting the demand charge to R269.00. However, the project would just be viable (NPV=0) if the demand would have to be started at R142.36.

<table>
<thead>
<tr>
<th>Year</th>
<th>Yearly saving [Rand]</th>
<th>Cash inflow [Rand]</th>
<th>Demand Charge [Rand]</th>
<th>n</th>
<th>r (Increase) [%]</th>
</tr>
</thead>
<tbody>
<tr>
<td>2004</td>
<td>322,800.00</td>
<td>289,983.47</td>
<td>269.00</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>2005</td>
<td>334,130.28</td>
<td>272,985.21</td>
<td>278.44</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>2006</td>
<td>345,858.25</td>
<td>256,979.77</td>
<td>288.22</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2007</td>
<td>357,997.88</td>
<td>241,909.50</td>
<td>298.33</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>2008</td>
<td>370,563.60</td>
<td>227,720.05</td>
<td>308.80</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>2009</td>
<td>383,570.39</td>
<td>214,360.22</td>
<td>319.64</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>2010</td>
<td>397,033.71</td>
<td>201,781.74</td>
<td>330.86</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>2011</td>
<td>410,969.59</td>
<td>189,939.14</td>
<td>342.47</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>2012</td>
<td>425,394.62</td>
<td>178,789.56</td>
<td>354.50</td>
<td>9</td>
<td></td>
</tr>
<tr>
<td>2013</td>
<td>440,325.97</td>
<td>168,292.65</td>
<td>366.94</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>2014</td>
<td>455,781.41</td>
<td>158,410.36</td>
<td>379.82</td>
<td>11</td>
<td></td>
</tr>
<tr>
<td>2015</td>
<td>471,779.34</td>
<td>164,717.85</td>
<td>393.15</td>
<td>12</td>
<td></td>
</tr>
</tbody>
</table>
Chapter 6

The lump-sum of the \( C = \text{R2,565,869.52} \), so the result of NPV for this scenario is presented in (6.2.6-6)

\[
NPV = \text{R2,565,869.52} - \text{R1,353,000.00} \\
= \text{R1,212,869.52}
\]  

(6.2.6-6)

In this scenario, the demand charge would increase from R269 in 2004 to R393.15 by 2015, which compared with line (a) it gives a better results and more realistic one. Therefore scenario 2 (b) would be the right choice that would make the project financial viable.

Appendix K shows the break-even results of the scenario 2 (b). It can be seen that at this scenario the project would pay the initial capital cost between the year 5 and 6.

From the above discussion, the project would be financially viable if by the time the project is started, the electricity pricing would reflect scenario 2 (b). Furthermore, in reality, both demand charge and the percentage rate increase of demand charge are increasing due to economic regulation [47], construction of new power utility [48].

### 6.3 Chapter Summary

From the above discussion, the following points are summarized:

- The Clarke Transformation algorithm using \( \sqrt{2} \) as coefficient was successfully implemented.
- The three-phase grid phase angle, \( \theta \) was successfully calculated using the arctan2 function algorithm. The algorithm had as input the results of the Clarke Transformation, \( V_a \) and \( V_x \).
- The digital PLL PI-based controller algorithm was successfully implemented in practice. The new produced phase (three-phase inverter phase) tracked the three-phase grid phase. This was a very important result because it helped to transform the orthogonal stationary signals of the three-phase inverter into the rotating reference plane using Park Transformation, and then back to the stationary
reference plane using inverse Park Transformation as presented in simulation as well as in practice.

- It was shown practically that by using the present value, $U_{PLL}$, of the output of the PI controller of PLL PI-based controller in the integrator function eliminates the delay that would be introduced by the previous value, $U_{kl_PLL}$, if is used instead.

- The Park Transformation and inverse Park Transformation developed algorithm was successfully implemented in the DSP chip. This result is a very crucial step to implement practically the minor loop current controller as presented in simulation chapter.

- The NPV and Break-Even analysis showed that external change or the dynamic change in the electricity market plays a big role in determine the financial viability of the project.
7 Conclusion

Recalling that the hypothesis for this research was that, using a lead-acid battery and three-phase inverter for PLS of the electricity supply at the UCTMS is technically and financially viable.

From the result of the research done, it is concluded that the project is technically and financially viable.

The technical viability was shown by simulating UCTMS load profile in simplorer simulator, where two dailies MD were demonstrated being shaved towards a set threshold. As well as implementing practically the digital PLL PI-based controller in lab.

The financial viability however, would depend on status of the electricity market at the time the project would be commissioned, which would make it possible to be implemented.
Chapter 8

8 Recommendation

Based on the results and conclusions of this research the following recommendations are suggested:

- Develop a multi-stage charging of lead-acid battery algorithm as discussed in section 2.4.3 to be implemented with PLS algorithm.
- Use the continuous minor loop current controller to derive the digital version so that it can be implemented in the DSP chip.
- Use a DSP chip with more ADC input to sense more signals to implement the PLS in practice successfully.
Reference

[16] ANALOG DEVICES, Implementing Space Vector Modulation with the ADMC401

189
[17] Implementing space vector modulation with the ADMC401, Analog devices Inc, January 2000
[27] ctg, EEE4089F “Load Forecasting”, page1-3.
[30] Simpleror online help
[31] Simpleror V6.0 user manual


Appendices

A. UCTMS tables results for the load profile analysis
B. Raylite Tubular RCT datasheet
C. Clarke and Park Transformation Analysis
D. PLL equation derivation
E. Inner current control equation derivation
F. Three-phase transformer, No-Load and shorted circuit test
G. Simplorer peak load shaving simulation code
H. Voltage Transducer LV 25-P
I. DSP board and interface circuit diagram
J. C-language PLL PI-based controller algorithm code
K. Net Present Value and Break-Even results
APPENDIX A
# Appendix A

## A UCTMS tables results for the load profile analysis

### Table A-1: UCT Medical school MD data recorded from Electricity bills and actual data

<table>
<thead>
<tr>
<th>Month</th>
<th>UCT Medical School MD data recorded from Electricity bills</th>
<th>UCT Medical School actual MD data recorded from the meters</th>
</tr>
</thead>
<tbody>
<tr>
<td>Nov 04</td>
<td>1950</td>
<td>1951.20</td>
</tr>
<tr>
<td>Dec 04</td>
<td>1839</td>
<td>1839.60</td>
</tr>
<tr>
<td>Jan 05</td>
<td>2046</td>
<td>2046.00</td>
</tr>
<tr>
<td>Feb 05</td>
<td>2070</td>
<td>2070.90</td>
</tr>
<tr>
<td>Mar 05</td>
<td>2127</td>
<td>2129.10</td>
</tr>
<tr>
<td>Apr 05</td>
<td>1977</td>
<td>1978.80</td>
</tr>
<tr>
<td>May 05</td>
<td>1818</td>
<td>1818.00</td>
</tr>
<tr>
<td>June 05</td>
<td>1953</td>
<td>1953.00</td>
</tr>
</tbody>
</table>

### Table A-2: UCT Medical school Ideal Threshold Line for each Month for 100kVA three-phase inverter

<table>
<thead>
<tr>
<th>Month</th>
<th>UCT Medical School actual MD data recorded from the meters</th>
<th>UCT Medical school Ideal Threshold Line for each Month for 100kVA three-phase inverter</th>
<th>UCT Medical school Ideal threshold Line for each Month for 200kVA three-phase inverter</th>
</tr>
</thead>
<tbody>
<tr>
<td>Nov 04</td>
<td>1951.20</td>
<td>1851.20</td>
<td>1751.20</td>
</tr>
<tr>
<td>Dec 04</td>
<td>1839.60</td>
<td>1739.60</td>
<td>1639.60</td>
</tr>
<tr>
<td>Jan 05</td>
<td>2046.00</td>
<td>1946.00</td>
<td>1846.00</td>
</tr>
<tr>
<td>Feb 05</td>
<td>2070.90</td>
<td>1970.90</td>
<td>1870.90</td>
</tr>
<tr>
<td>Mar 05</td>
<td>2129.10</td>
<td>2029.10</td>
<td>1929.10</td>
</tr>
<tr>
<td>Apr 05</td>
<td>1978.80</td>
<td>1878.80</td>
<td>1778.80</td>
</tr>
<tr>
<td>May 05</td>
<td>1818.00</td>
<td>1718.00</td>
<td>1618.00</td>
</tr>
<tr>
<td>June 05</td>
<td>1953.00</td>
<td>1853.00</td>
<td>1753.00</td>
</tr>
</tbody>
</table>

### Table A-3: Inverter capacity used for the 100kVA three-phase inverter on 3rd of December

<table>
<thead>
<tr>
<th>Day of the Week</th>
<th>Time [hour]</th>
<th>MD [kVA]</th>
<th>Threshold Line [kVA]</th>
<th>New MD [kVA]</th>
<th>Inverter Capacity [kVA]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Friday 03.12.2004 10:30:00</td>
<td>1,707.90</td>
<td>1739.60</td>
<td>1,707.90</td>
<td>0.0</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 11:00:00</td>
<td>1,755.60</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>16.0</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 11:30:00</td>
<td>1,839.60</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>100.0</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 12:00:00</td>
<td>1,831.20</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>91.6</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 12:30:00</td>
<td>1,800.30</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>60.7</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 13:00:00</td>
<td>1,788.90</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>49.3</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 13:30:00</td>
<td>1,780.20</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>40.6</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 14:00:00</td>
<td>1,770.90</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>31.3</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 14:30:00</td>
<td>1,802.70</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>63.1</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 15:00:00</td>
<td>1,744.80</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>5.2</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 15:30:00</td>
<td>1,768.20</td>
<td>1739.60</td>
<td>1,739.60</td>
<td>28.6</td>
<td></td>
</tr>
<tr>
<td>Friday 03.12.2004 16:00:00</td>
<td>1,735.50</td>
<td>1739.60</td>
<td>1,735.50</td>
<td>0.0</td>
<td></td>
</tr>
</tbody>
</table>
### Appendix A

#### Table A-4: Inverter capacity used for the 200kVA three-phase inverter on 3rd of December

<table>
<thead>
<tr>
<th>Day of the week</th>
<th>Time</th>
<th>MD [kVA]</th>
<th>Threshold Line [kVA]</th>
<th>New MD [kVA]</th>
<th>Inverter Capacity [kVA]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Friday</td>
<td>09:00:00</td>
<td>1,601.70</td>
<td>1,639.60</td>
<td>1,601.70</td>
<td>0.0</td>
</tr>
<tr>
<td>Friday</td>
<td>09:30:00</td>
<td>1,642.80</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>3.2</td>
</tr>
<tr>
<td>Friday</td>
<td>10:00:00</td>
<td>1,682.70</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>43.1</td>
</tr>
<tr>
<td>Friday</td>
<td>10:30:00</td>
<td>1,707.90</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>68.3</td>
</tr>
<tr>
<td>Friday</td>
<td>11:00:00</td>
<td>1,755.60</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>116.0</td>
</tr>
<tr>
<td>Friday</td>
<td>11:30:00</td>
<td>1,839.60</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>200.0</td>
</tr>
<tr>
<td>Friday</td>
<td>12:00:00</td>
<td>1,831.20</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>191.6</td>
</tr>
<tr>
<td>Friday</td>
<td>12:30:00</td>
<td>1,800.30</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>160.7</td>
</tr>
<tr>
<td>Friday</td>
<td>13:00:00</td>
<td>1,788.90</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>149.3</td>
</tr>
<tr>
<td>Friday</td>
<td>13:30:00</td>
<td>1,780.20</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>140.6</td>
</tr>
<tr>
<td>Friday</td>
<td>14:00:00</td>
<td>1,770.90</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>131.3</td>
</tr>
<tr>
<td>Friday</td>
<td>14:30:00</td>
<td>1,802.70</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>163.1</td>
</tr>
<tr>
<td>Friday</td>
<td>15:00:00</td>
<td>1,744.80</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>105.2</td>
</tr>
<tr>
<td>Friday</td>
<td>15:30:00</td>
<td>1,768.20</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>128.6</td>
</tr>
<tr>
<td>Friday</td>
<td>16:00:00</td>
<td>1,735.50</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>95.9</td>
</tr>
<tr>
<td>Friday</td>
<td>16:30:00</td>
<td>1,647.90</td>
<td>1,639.60</td>
<td>1,639.60</td>
<td>8.3</td>
</tr>
<tr>
<td>Friday</td>
<td>17:00:00</td>
<td>1,587.30</td>
<td>1,639.60</td>
<td>1,587.30</td>
<td>0.0</td>
</tr>
</tbody>
</table>

#### Table A-5: 100kVA Three-phase inverter at different PF

<table>
<thead>
<tr>
<th>Time</th>
<th>Inverter Capacity [kVA]</th>
<th>PF</th>
<th>Real Power [kW]</th>
<th>Reactive Power [kVar]</th>
<th>Duration [hour]</th>
</tr>
</thead>
<tbody>
<tr>
<td>03.12.2004 11:00:00</td>
<td>16.0</td>
<td>0.86</td>
<td>13.77</td>
<td>8.14</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 11:30:00</td>
<td>100.0</td>
<td>0.87</td>
<td>86.79</td>
<td>49.67</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:00:00</td>
<td>91.6</td>
<td>0.87</td>
<td>79.74</td>
<td>45.07</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:30:00</td>
<td>60.7</td>
<td>0.87</td>
<td>52.52</td>
<td>30.26</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:00:00</td>
<td>49.3</td>
<td>0.86</td>
<td>42.24</td>
<td>25.42</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:30:00</td>
<td>40.6</td>
<td>0.86</td>
<td>35.11</td>
<td>20.39</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:00:00</td>
<td>31.3</td>
<td>0.86</td>
<td>26.85</td>
<td>16.08</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:30:00</td>
<td>63.1</td>
<td>0.85</td>
<td>53.65</td>
<td>33.22</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:00:00</td>
<td>5.2</td>
<td>0.85</td>
<td>4.43</td>
<td>2.72</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:30:00</td>
<td>28.6</td>
<td>0.85</td>
<td>24.42</td>
<td>14.89</td>
<td></td>
</tr>
</tbody>
</table>
### Appendix A

#### Table A-6: 200kVA Three-phase inverter at different PF

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>03.12.2004 09:30:00</td>
<td>3.2</td>
<td>0.86</td>
<td>2.75</td>
<td></td>
<td>1.63</td>
</tr>
<tr>
<td>03.12.2004 10:00:00</td>
<td>43.1</td>
<td>0.86</td>
<td>37.15</td>
<td>21.85</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 10:30:00</td>
<td>68.3</td>
<td>0.86</td>
<td>58.91</td>
<td>34.57</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 11:00:00</td>
<td>116.0</td>
<td>0.86</td>
<td>99.84</td>
<td>59.05</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 11:30:00</td>
<td>200.0</td>
<td>0.87</td>
<td>173.58</td>
<td>99.35</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:00:00</td>
<td>191.6</td>
<td>0.87</td>
<td>166.80</td>
<td>94.27</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:30:00</td>
<td>160.7</td>
<td>0.87</td>
<td>139.30</td>
<td>80.12</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:00:00</td>
<td>149.3</td>
<td>0.86</td>
<td>127.92</td>
<td>76.99</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:30:00</td>
<td>140.6</td>
<td>0.86</td>
<td>121.57</td>
<td>70.63</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:00:00</td>
<td>131.3</td>
<td>0.86</td>
<td>112.64</td>
<td>67.47</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:30:00</td>
<td>163.1</td>
<td>0.85</td>
<td>138.67</td>
<td>85.86</td>
<td>7.5</td>
</tr>
<tr>
<td>03.12.2004 15:00:00</td>
<td>105.2</td>
<td>0.85</td>
<td>89.66</td>
<td>55.02</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:30:00</td>
<td>128.6</td>
<td>0.85</td>
<td>109.79</td>
<td>66.96</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 16:00:00</td>
<td>95.9</td>
<td>0.85</td>
<td>81.44</td>
<td>50.63</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 16:30:00</td>
<td>8.3</td>
<td>0.85</td>
<td>7.05</td>
<td>4.37</td>
<td></td>
</tr>
</tbody>
</table>

#### Table A-7: Energy supplied by the 100kVA three-phase inverter for the 3rd day of December

<table>
<thead>
<tr>
<th>Time</th>
<th>Real Power [kW]</th>
<th>Energy [kWh]</th>
<th>Total Energy [kWh]</th>
</tr>
</thead>
<tbody>
<tr>
<td>03.12.2004 11:00:00</td>
<td>13.77</td>
<td>6.89</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 11:30:00</td>
<td>86.79</td>
<td>43.40</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:00:00</td>
<td>79.74</td>
<td>39.87</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:30:00</td>
<td>52.62</td>
<td>26.31</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:00:00</td>
<td>42.24</td>
<td>21.12</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:30:00</td>
<td>35.11</td>
<td>17.55</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:00:00</td>
<td>26.85</td>
<td>13.43</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:30:00</td>
<td>53.65</td>
<td>26.82</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:00:00</td>
<td>4.43</td>
<td>2.22</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:30:00</td>
<td>24.42</td>
<td>12.21</td>
<td></td>
</tr>
</tbody>
</table>

209.81
### Table A-8: Energy supplied by the 200kVA three-phase inverter for the 3rd day of December

<table>
<thead>
<tr>
<th>Time</th>
<th>Real Power [kW]</th>
<th>Energy [kWh]</th>
<th>Total Energy [kWh]</th>
</tr>
</thead>
<tbody>
<tr>
<td>03.12.2004 09:30:00</td>
<td>2.75</td>
<td>1.63</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 10:00:00</td>
<td>37.15</td>
<td>21.85</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 10:30:00</td>
<td>58.91</td>
<td>34.57</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 11:00:00</td>
<td>99.84</td>
<td>59.05</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 11:30:00</td>
<td>173.58</td>
<td>99.35</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:00:00</td>
<td>166.80</td>
<td>94.27</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 12:30:00</td>
<td>139.30</td>
<td>80.12</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:00:00</td>
<td>127.92</td>
<td>76.99</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 13:30:00</td>
<td>121.57</td>
<td>70.63</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:00:00</td>
<td>112.64</td>
<td>67.47</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 14:30:00</td>
<td>138.67</td>
<td>85.86</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:00:00</td>
<td>89.66</td>
<td>55.02</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 15:30:00</td>
<td>109.79</td>
<td>66.96</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 16:00:00</td>
<td>81.44</td>
<td>50.63</td>
<td></td>
</tr>
<tr>
<td>03.12.2004 16:30:00</td>
<td>138.67</td>
<td>85.86</td>
<td></td>
</tr>
</tbody>
</table>

Total Energy: 733.55 kWh

### Table A-9: Maximum energy in kWh supplied by 100kVA three-phase inverter

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Energy [kWh]</td>
<td>226.70</td>
<td>209.81</td>
<td>157.87</td>
<td>361.16</td>
<td>95.77</td>
<td>126.06</td>
<td>228.23</td>
</tr>
<tr>
<td>Duration [hour]</td>
<td>5.5</td>
<td>5</td>
<td>4</td>
<td>5.5</td>
<td>2.5</td>
<td>3.5</td>
<td>5.5</td>
</tr>
</tbody>
</table>

### Table A-10: Maximum energy in kWh supplied by 200kVA three-phase inverter

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Energy [kWh]</td>
<td>720.54</td>
<td>733.55</td>
<td>623.92</td>
<td>930.06</td>
<td>455.39</td>
<td>563.14</td>
<td>850.68</td>
</tr>
<tr>
<td>Duration [hour]</td>
<td>7</td>
<td>7.5</td>
<td>6.5</td>
<td>7.5</td>
<td>5.5</td>
<td>6.5</td>
<td>8</td>
</tr>
</tbody>
</table>

### Table A-11: Maximum energy supplied by the 100kVA three-phase inverter through the eight month period and its time duration

<table>
<thead>
<tr>
<th>Maximum Energy Supply [kWh]</th>
<th>Maximum duration time [hour]</th>
</tr>
</thead>
<tbody>
<tr>
<td>361.16</td>
<td>5.5</td>
</tr>
</tbody>
</table>
Table A-12: Maximum energy supplied by the 200kVA three-phase inverter through the eight month period and its time duration

<table>
<thead>
<tr>
<th>Maximum Energy Supply [kWh]</th>
<th>Maximum duration time [hour]</th>
</tr>
</thead>
<tbody>
<tr>
<td>930.06</td>
<td>8</td>
</tr>
</tbody>
</table>

Table A-13: Maximum daily Energy supplied by the 100kVA inverter at same PF as the source

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16.02.2005 11:00:00</td>
<td>8.5</td>
<td>0.87</td>
<td>7.39</td>
<td>3.69</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 11:30:00</td>
<td>27.1</td>
<td>0.87</td>
<td>23.65</td>
<td>11.82</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:00:00</td>
<td>77.8</td>
<td>0.87</td>
<td>67.95</td>
<td>33.97</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:30:00</td>
<td>87.1</td>
<td>0.87</td>
<td>75.70</td>
<td>37.85</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:00:00</td>
<td>100.0</td>
<td>0.87</td>
<td>87.03</td>
<td>43.52</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:30:00</td>
<td>92.5</td>
<td>0.87</td>
<td>80.42</td>
<td>40.21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:00:00</td>
<td>94.4</td>
<td>0.87</td>
<td>86.18</td>
<td>43.09</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:30:00</td>
<td>91.9</td>
<td>0.87</td>
<td>79.63</td>
<td>39.82</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:00:00</td>
<td>94.9</td>
<td>0.87</td>
<td>82.58</td>
<td>41.29</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:30:00</td>
<td>82.0</td>
<td>0.87</td>
<td>71.12</td>
<td>35.56</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 16:00:00</td>
<td>70.0</td>
<td>0.87</td>
<td>60.67</td>
<td>30.33</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table A-14: Maximum daily Energy supplied by the 100kVA inverter at unity PF

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16.02.2005 11:00:00</td>
<td>8.5</td>
<td>1</td>
<td>8.5</td>
<td>4.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 11:30:00</td>
<td>27.1</td>
<td>1</td>
<td>27.1</td>
<td>13.55</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:00:00</td>
<td>77.8</td>
<td>1</td>
<td>77.8</td>
<td>38.90</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:30:00</td>
<td>87.1</td>
<td>1</td>
<td>87.1</td>
<td>43.55</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:00:00</td>
<td>100.0</td>
<td>1</td>
<td>100.0</td>
<td>50.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:30:00</td>
<td>92.5</td>
<td>1</td>
<td>92.5</td>
<td>46.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:00:00</td>
<td>99.4</td>
<td>1</td>
<td>99.4</td>
<td>49.70</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:30:00</td>
<td>91.9</td>
<td>1</td>
<td>91.9</td>
<td>45.95</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:00:00</td>
<td>94.9</td>
<td>1</td>
<td>94.9</td>
<td>47.45</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:30:00</td>
<td>82.0</td>
<td>1</td>
<td>82.0</td>
<td>41.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 16:00:00</td>
<td>70.0</td>
<td>1</td>
<td>70.0</td>
<td>35.00</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table A-15: Maximum daily Energy supplied by the 200kVA inverter at same PF as the source

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16.02.2005 10:00:00</td>
<td>49.4</td>
<td>0.87</td>
<td>42.76</td>
<td>21.38</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 10:30:00</td>
<td>72.5</td>
<td>0.87</td>
<td>63.14</td>
<td>31.57</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 11:00:00</td>
<td>108.5</td>
<td>0.87</td>
<td>94.29</td>
<td>47.15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 11:30:00</td>
<td>127.1</td>
<td>0.87</td>
<td>110.92</td>
<td>55.46</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:00:00</td>
<td>177.8</td>
<td>0.87</td>
<td>155.28</td>
<td>77.64</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:30:00</td>
<td>187.1</td>
<td>0.87</td>
<td>162.61</td>
<td>81.30</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:00:00</td>
<td>200.0</td>
<td>0.87</td>
<td>174.07</td>
<td>87.03</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:30:00</td>
<td>192.5</td>
<td>0.87</td>
<td>167.37</td>
<td>83.68</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:00:00</td>
<td>199.4</td>
<td>0.87</td>
<td>172.87</td>
<td>86.44</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:30:00</td>
<td>191.9</td>
<td>0.87</td>
<td>166.28</td>
<td>83.14</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:00:00</td>
<td>194.9</td>
<td>0.87</td>
<td>169.60</td>
<td>84.80</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:30:00</td>
<td>182.0</td>
<td>0.87</td>
<td>157.85</td>
<td>78.93</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 16:00:00</td>
<td>170.0</td>
<td>0.87</td>
<td>147.33</td>
<td>73.67</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 16:30:00</td>
<td>87.8</td>
<td>0.86</td>
<td>75.74</td>
<td>37.87</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

930.06 7.5

### Table A-16: Maximum daily Energy supplied by the 200kVA inverter at unity PF

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16.02.2005 10:00:00</td>
<td>49.4</td>
<td>1</td>
<td>49.4</td>
<td>24.70</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 10:30:00</td>
<td>72.5</td>
<td>1</td>
<td>72.5</td>
<td>36.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 11:00:00</td>
<td>108.5</td>
<td>1</td>
<td>108.5</td>
<td>54.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 11:30:00</td>
<td>127.1</td>
<td>1</td>
<td>127.1</td>
<td>63.55</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:00:00</td>
<td>177.8</td>
<td>1</td>
<td>177.8</td>
<td>88.90</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 12:30:00</td>
<td>187.1</td>
<td>1</td>
<td>187.1</td>
<td>93.55</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:00:00</td>
<td>200.0</td>
<td>1</td>
<td>200.0</td>
<td>100.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 13:30:00</td>
<td>192.5</td>
<td>1</td>
<td>192.5</td>
<td>96.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:00:00</td>
<td>199.4</td>
<td>1</td>
<td>199.4</td>
<td>99.70</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 14:30:00</td>
<td>191.9</td>
<td>1</td>
<td>191.9</td>
<td>95.95</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:00:00</td>
<td>194.9</td>
<td>1</td>
<td>194.9</td>
<td>97.45</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 15:30:00</td>
<td>182.0</td>
<td>1</td>
<td>182.0</td>
<td>91.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 16:00:00</td>
<td>170.0</td>
<td>1</td>
<td>170.0</td>
<td>85.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.02.2005 16:30:00</td>
<td>87.8</td>
<td>1</td>
<td>87.8</td>
<td>43.90</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1070.45 7.5
APPENDIX B

B  Raylite Tubular RCT datasheet
Tubular Cells

TS, CERT
ISO 14001
ISO 9001: 2000
ISO/TS 16949: 2002
Complies with: SABS IEC 60896 1,2: 1987

+12 year
Applications:

- Emergency Lighting
- Telecommunications
- Railway Signaling
- DC Emergency Systems

The RAYLITE Tubular Cell offers outstanding reliability over an expected working life of 10 to 12 years in float charge applications. These cells are capable of high cycling.

The round tube has the following advantages over the square tubes:

- It offers a more uniform active material distribution around the supporting spines, resulting in more efficient utilisation of materials.
- It is less prone to distortion under operating conditions.

Design Features

**POSITIVE PLATE**
The tubular gauze plate construction consists of special lead alloy spines in complete contact with superior active material, effectively retained by woven terylene tubes. The terylene gauntlets, which are resin impregnated, combine high tensile strength with resilience, retaining the active material while enabling the electrolyte to penetrate freely. This ensures a high power output per unit volume.

**NEGATIVE PLATE**
The negative plate is of a special alloy grid, pasted with a highly porous paste formulation, giving a balanced performance and life, and complementing the positive plate construction.

**CONTAINER**
Moulded, DIN standard, transparent styrene acrylonitrile, giving very high insulating properties which eliminate the use of insulators. Age or acid contact will not cause deterioration.

**LIDS**
Moulded from opaque styrene acrylonitrile.

**END BUFFERS**
PVC end buffers provide additional lateral support at each end of the element, ensuring a compact assembly to prevent the plates from splaying.

**SEPARATORS**
High quality, microporous rubber separators. Chemically-inert, with a high degree of porosity, they offer minimum internal resistance. The sleeve separators prevent short-circuiting caused by mossing.

Product and Service Benefits

- **Locally Manufactured Range**
  Manufactured by a South African company, proven under South African conditions.

- **Premier Quality**
  Conforms to DIN and IEC standards and manufactured to ISO 9001:2000 quality standards.

- **Nationwide After-Sales Support**
  Nationwide network of branches and agencies, with access to information to ensure sound technical backup.

- **Proven Reliability**
  Used successfully, achieving claimed life, in numerous applications.

- **Customer Care**
  Every Raylite standby cell carries a comprehensive product warranty backed by the industry leader and supported by a national distributor network.
### Tubular Capacities, Weights And Dimensions

<table>
<thead>
<tr>
<th>Type</th>
<th>Capacity in ampere-hour at 2070 when discharged in 1D Hrs</th>
<th>Weight (kg): Initial Charge Current</th>
<th>Acid Quantity (litres): 1250pc</th>
<th>Approx. overall height of cell container (mm)</th>
<th>Overall Height (mm)</th>
<th>Weight of single cell (kg)</th>
<th>Weight of 2 cells (kg)</th>
<th>Weight of 3 cells (kg)</th>
<th>Weight of 4 cells (kg)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8RTC150</td>
<td>165</td>
<td>10.6</td>
<td>16.3</td>
<td>4.6</td>
<td>3.8</td>
<td>165</td>
<td>298</td>
<td>365</td>
<td>435</td>
</tr>
<tr>
<td>8RTC200</td>
<td>200</td>
<td>14.0</td>
<td>19.9</td>
<td>4.6</td>
<td>3.7</td>
<td>200</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>8RTC250</td>
<td>290</td>
<td>17.6</td>
<td>24.3</td>
<td>5.8</td>
<td>4.6</td>
<td>290</td>
<td>298</td>
<td>353</td>
<td>425</td>
</tr>
<tr>
<td>8RTC300</td>
<td>360</td>
<td>21.6</td>
<td>28.8</td>
<td>6.6</td>
<td>5.4</td>
<td>360</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>8RTC350</td>
<td>450</td>
<td>26.0</td>
<td>34.7</td>
<td>7.9</td>
<td>6.3</td>
<td>450</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>8RTC420</td>
<td>420</td>
<td>29.4</td>
<td>41.2</td>
<td>9.0</td>
<td>7.2</td>
<td>420</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>7RTC490</td>
<td>460</td>
<td>34.0</td>
<td>48.0</td>
<td>10.4</td>
<td>8.3</td>
<td>460</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>6RTC600</td>
<td>600</td>
<td>43.2</td>
<td>54.4</td>
<td>11.4</td>
<td>9.3</td>
<td>600</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>7RTC700</td>
<td>700</td>
<td>50.4</td>
<td>63.7</td>
<td>12.8</td>
<td>10.6</td>
<td>700</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>8RTC800</td>
<td>800</td>
<td>57.6</td>
<td>71.1</td>
<td>14.0</td>
<td>11.3</td>
<td>800</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>9RTC900</td>
<td>900</td>
<td>66.8</td>
<td>80.2</td>
<td>15.3</td>
<td>12.3</td>
<td>900</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>10RTC1000</td>
<td>1000</td>
<td>76.0</td>
<td>90.4</td>
<td>16.9</td>
<td>13.3</td>
<td>1000</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>11RTC1100</td>
<td>1100</td>
<td>85.2</td>
<td>100.6</td>
<td>18.5</td>
<td>14.3</td>
<td>1100</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>12RTC1200</td>
<td>1200</td>
<td>95.4</td>
<td>111.0</td>
<td>19.9</td>
<td>15.3</td>
<td>1200</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>13RTC1350</td>
<td>1350</td>
<td>105.6</td>
<td>121.3</td>
<td>21.4</td>
<td>16.3</td>
<td>1350</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>14RTC1500</td>
<td>1500</td>
<td>116.8</td>
<td>131.5</td>
<td>22.9</td>
<td>17.3</td>
<td>1500</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>15RTC1650</td>
<td>1650</td>
<td>128.9</td>
<td>142.4</td>
<td>24.4</td>
<td>18.3</td>
<td>1650</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>16RTC1875</td>
<td>1875</td>
<td>142.5</td>
<td>154.1</td>
<td>26.0</td>
<td>19.3</td>
<td>1875</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>17RTC2000</td>
<td>2000</td>
<td>156.3</td>
<td>166.3</td>
<td>27.5</td>
<td>20.3</td>
<td>2000</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>18RTC2125</td>
<td>2125</td>
<td>171.0</td>
<td>178.3</td>
<td>28.8</td>
<td>21.3</td>
<td>2125</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>19RTC2250</td>
<td>2250</td>
<td>185.1</td>
<td>190.6</td>
<td>30.4</td>
<td>22.3</td>
<td>2250</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>20RTC2500</td>
<td>2500</td>
<td>200.5</td>
<td>206.3</td>
<td>32.0</td>
<td>23.3</td>
<td>2500</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
<tr>
<td>21RTC2800</td>
<td>2800</td>
<td>216.0</td>
<td>224.0</td>
<td>33.6</td>
<td>24.8</td>
<td>2800</td>
<td>298</td>
<td>353</td>
<td>435</td>
</tr>
</tbody>
</table>
First National Battery

Established in 1931, FIRST NATIONAL BATTERY is a leading manufacturer of lead-acid batteries in South Africa.

The company produces more than 2,000,000 batteries annually to provide electrical power for passenger cars, trucks, tractors, forklift trucks, boats, railway locomotives and coaches, underground locomotives and mineworks, cap lamps, power stations, switch yards, farming, lighting, solar systems, computers, telecommunications equipment and a host of other uses.

First National Battery acknowledges that superior technology, consistent product quality and dedicated customer service are minimum requirements to enable the company to maintain its position as an industry leader.

The company's values are represented by its motto: Through caring we lead.

Proof of these values is to be found in the many product and service quality awards and certificates presented to First National Battery over many years of service to battery users.


4 Dedicated Manufacturing Sites

BUFFALO VIEW ROAD, EAST LONDON 6 000m² FACTORY
INDUSTRIAL BATTERY MANUFACTURING
FOR TRUCK BATTERIES: STANDBY BATTERIES; MINING BATTERIES

SETTLERS WAY, EAST LONDON 2300m² FACTORY
AUTOMOTIVE BATTERY MANUFACTURING
7,000 BATTERIES PER DAY
ALSO TECHNICAL CENTRE

FORT JACKSON 5 000m² FACTORY
PLASTIC INJECTION MOLDING
50 TON-800 TON INJECTION MOLDING MACHINES
15 MILLION PIECES PER ANNUM
ALSO TOOLROOM

LIVERPOOL ROAD BENCH
LEAD SMELTER
800 TONS RECYCLED LEAD PER ANNUM
ALSO WAREHOUSING & DISTRIBUTION
FORMATION & FINISHING LINE
MARKETING & FINANCE DIVISIONS

First National Battery will remain the exclusive manufacturer of batteries and supplier of products and services to First National Battery Industrial. In keeping with their objective towards true black empowerment they plan to further increase.

Benoni
Cor Liverpool & Bristol Roads, Benoni South
P.O. Box 5011 Benoni South 1520, South Africa
Tel.: +27 11 7413083
Fax: +27 11 7413126

First National Battery is the registered user of the trademark Raylite in South Africa.

In the interests of continuing advancement we reserve the right to modify specifications without notice.

© "Copyright subsists in this work. Any unauthorised reproduction, adoption and copying of this document are acts of copyright infringement and entitles First National Battery to take action (both civilly and criminally) against the infringer."
<table>
<thead>
<tr>
<th>Cell Type</th>
<th>5 Min</th>
<th>10 Min</th>
<th>15 Min</th>
<th>20 Min</th>
<th>30 Min</th>
<th>45 Min</th>
<th>1 Hr</th>
<th>2 Hr</th>
<th>3 Hr</th>
<th>5 Hr</th>
<th>6 Hr</th>
<th>8 Hr</th>
<th>10 Hr</th>
</tr>
</thead>
<tbody>
<tr>
<td>11RCT1000</td>
<td>1000</td>
<td>1100</td>
<td>1175</td>
<td>1250</td>
<td>1375</td>
<td>1625</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
</tr>
<tr>
<td>11RCT1100</td>
<td>1000</td>
<td>1100</td>
<td>1175</td>
<td>1250</td>
<td>1375</td>
<td>1625</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
</tr>
<tr>
<td>11RCT1375</td>
<td>1000</td>
<td>1100</td>
<td>1175</td>
<td>1250</td>
<td>1375</td>
<td>1625</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
</tr>
<tr>
<td>12RCT1200</td>
<td>1000</td>
<td>1100</td>
<td>1175</td>
<td>1250</td>
<td>1375</td>
<td>1625</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
</tr>
<tr>
<td>12RCT1500</td>
<td>1000</td>
<td>1100</td>
<td>1175</td>
<td>1250</td>
<td>1375</td>
<td>1625</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
</tr>
<tr>
<td>13RCT1625</td>
<td>1000</td>
<td>1100</td>
<td>1175</td>
<td>1250</td>
<td>1375</td>
<td>1625</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
<td>VpC 5</td>
</tr>
<tr>
<td>VpC</td>
<td>5 Min</td>
<td>10 Min</td>
<td>15 Min</td>
<td>20 Min</td>
<td>30 Min</td>
<td>45 Min</td>
<td>1 Hr</td>
<td>2 Hr</td>
<td>3 Hr</td>
<td>5 Hr</td>
<td>6 Hr</td>
<td>8 Hr</td>
<td>10 Hr</td>
</tr>
<tr>
<td>-----</td>
<td>-------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>-------</td>
</tr>
<tr>
<td>14RCT1750</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.60</td>
<td>1909</td>
<td>1972</td>
<td>1860</td>
<td>1578</td>
<td>1414</td>
<td>1212</td>
<td>1022</td>
<td>658</td>
<td>462</td>
<td>308</td>
<td>272</td>
<td>221</td>
<td>175</td>
</tr>
<tr>
<td>1.65</td>
<td>1782</td>
<td>1638</td>
<td>1512</td>
<td>1434</td>
<td>1302</td>
<td>1133</td>
<td>966</td>
<td>630</td>
<td>462</td>
<td>308</td>
<td>272</td>
<td>221</td>
<td>175</td>
</tr>
<tr>
<td>1.70</td>
<td>1425</td>
<td>1414</td>
<td>1372</td>
<td>1282</td>
<td>1134</td>
<td>1013</td>
<td>910</td>
<td>630</td>
<td>462</td>
<td>308</td>
<td>272</td>
<td>221</td>
<td>175</td>
</tr>
<tr>
<td>1.75</td>
<td>1154</td>
<td>1148</td>
<td>1127</td>
<td>1084</td>
<td>1006</td>
<td>921</td>
<td>840</td>
<td>581</td>
<td>439</td>
<td>305</td>
<td>265</td>
<td>218</td>
<td>175</td>
</tr>
<tr>
<td>1.80</td>
<td>983</td>
<td>979</td>
<td>973</td>
<td>942</td>
<td>882</td>
<td>811</td>
<td>742</td>
<td>560</td>
<td>420</td>
<td>294</td>
<td>265</td>
<td>218</td>
<td>175</td>
</tr>
<tr>
<td>1.85</td>
<td>822</td>
<td>818</td>
<td>798</td>
<td>770</td>
<td>714</td>
<td>657</td>
<td>602</td>
<td>462</td>
<td>366</td>
<td>280</td>
<td>255</td>
<td>214</td>
<td>175</td>
</tr>
<tr>
<td>15RCT1875</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.60</td>
<td>2045</td>
<td>1920</td>
<td>1800</td>
<td>1691</td>
<td>1515</td>
<td>1298</td>
<td>1095</td>
<td>705</td>
<td>495</td>
<td>330</td>
<td>292</td>
<td>237</td>
<td>186</td>
</tr>
<tr>
<td>1.65</td>
<td>1909</td>
<td>1755</td>
<td>1620</td>
<td>1537</td>
<td>1395</td>
<td>1214</td>
<td>1035</td>
<td>765</td>
<td>565</td>
<td>395</td>
<td>330</td>
<td>292</td>
<td>237</td>
</tr>
<tr>
<td>1.70</td>
<td>1527</td>
<td>1515</td>
<td>1470</td>
<td>1373</td>
<td>1215</td>
<td>1085</td>
<td>975</td>
<td>765</td>
<td>565</td>
<td>395</td>
<td>330</td>
<td>292</td>
<td>237</td>
</tr>
<tr>
<td>1.75</td>
<td>1237</td>
<td>1230</td>
<td>1208</td>
<td>1162</td>
<td>1080</td>
<td>997</td>
<td>900</td>
<td>623</td>
<td>470</td>
<td>327</td>
<td>284</td>
<td>233</td>
<td>186</td>
</tr>
<tr>
<td>1.80</td>
<td>1053</td>
<td>1049</td>
<td>1043</td>
<td>1009</td>
<td>945</td>
<td>865</td>
<td>795</td>
<td>600</td>
<td>450</td>
<td>315</td>
<td>284</td>
<td>233</td>
<td>186</td>
</tr>
<tr>
<td>1.85</td>
<td>881</td>
<td>877</td>
<td>855</td>
<td>825</td>
<td>765</td>
<td>704</td>
<td>645</td>
<td>495</td>
<td>395</td>
<td>300</td>
<td>273</td>
<td>229</td>
<td>186</td>
</tr>
<tr>
<td>16RCT2000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.60</td>
<td>2182</td>
<td>2048</td>
<td>1920</td>
<td>1804</td>
<td>1616</td>
<td>1385</td>
<td>1168</td>
<td>752</td>
<td>528</td>
<td>352</td>
<td>292</td>
<td>237</td>
<td>186</td>
</tr>
<tr>
<td>1.65</td>
<td>2036</td>
<td>1872</td>
<td>1728</td>
<td>1639</td>
<td>1488</td>
<td>1295</td>
<td>1044</td>
<td>720</td>
<td>528</td>
<td>352</td>
<td>292</td>
<td>237</td>
<td>186</td>
</tr>
<tr>
<td>1.70</td>
<td>1629</td>
<td>1616</td>
<td>1568</td>
<td>1465</td>
<td>1296</td>
<td>1158</td>
<td>1040</td>
<td>720</td>
<td>528</td>
<td>352</td>
<td>292</td>
<td>237</td>
<td>186</td>
</tr>
<tr>
<td>1.75</td>
<td>1319</td>
<td>1312</td>
<td>1288</td>
<td>1239</td>
<td>1152</td>
<td>1053</td>
<td>960</td>
<td>664</td>
<td>452</td>
<td>349</td>
<td>303</td>
<td>249</td>
<td>200</td>
</tr>
<tr>
<td>1.80</td>
<td>1123</td>
<td>1119</td>
<td>1112</td>
<td>1076</td>
<td>1008</td>
<td>927</td>
<td>848</td>
<td>640</td>
<td>480</td>
<td>336</td>
<td>303</td>
<td>249</td>
<td>200</td>
</tr>
<tr>
<td>1.85</td>
<td>940</td>
<td>935</td>
<td>912</td>
<td>880</td>
<td>816</td>
<td>751</td>
<td>688</td>
<td>528</td>
<td>422</td>
<td>320</td>
<td>291</td>
<td>244</td>
<td>200</td>
</tr>
<tr>
<td>17RCT2125</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.60</td>
<td>2318</td>
<td>2176</td>
<td>2040</td>
<td>1916</td>
<td>1717</td>
<td>1471</td>
<td>1241</td>
<td>999</td>
<td>751</td>
<td>531</td>
<td>374</td>
<td>331</td>
<td>269</td>
</tr>
<tr>
<td>1.65</td>
<td>2164</td>
<td>1989</td>
<td>1836</td>
<td>1742</td>
<td>1581</td>
<td>1375</td>
<td>1173</td>
<td>765</td>
<td>561</td>
<td>374</td>
<td>331</td>
<td>269</td>
<td>213</td>
</tr>
<tr>
<td>1.70</td>
<td>1731</td>
<td>1717</td>
<td>1666</td>
<td>1556</td>
<td>1377</td>
<td>1230</td>
<td>1105</td>
<td>765</td>
<td>561</td>
<td>374</td>
<td>331</td>
<td>269</td>
<td>213</td>
</tr>
<tr>
<td>1.75</td>
<td>1402</td>
<td>1394</td>
<td>1369</td>
<td>1317</td>
<td>1224</td>
<td>1119</td>
<td>1020</td>
<td>706</td>
<td>553</td>
<td>371</td>
<td>321</td>
<td>264</td>
<td>212</td>
</tr>
<tr>
<td>1.80</td>
<td>1193</td>
<td>1188</td>
<td>1182</td>
<td>1144</td>
<td>1071</td>
<td>984</td>
<td>891</td>
<td>680</td>
<td>510</td>
<td>357</td>
<td>321</td>
<td>264</td>
<td>212</td>
</tr>
<tr>
<td>1.85</td>
<td>998</td>
<td>994</td>
<td>969</td>
<td>935</td>
<td>867</td>
<td>797</td>
<td>731</td>
<td>561</td>
<td>449</td>
<td>340</td>
<td>305</td>
<td>260</td>
<td>212</td>
</tr>
<tr>
<td>18RCT2250</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.60</td>
<td>2455</td>
<td>2304</td>
<td>2160</td>
<td>2029</td>
<td>1818</td>
<td>1558</td>
<td>1314</td>
<td>846</td>
<td>594</td>
<td>396</td>
<td>350</td>
<td>285</td>
<td>225</td>
</tr>
<tr>
<td>1.65</td>
<td>2291</td>
<td>2106</td>
<td>1944</td>
<td>1844</td>
<td>1674</td>
<td>1456</td>
<td>1242</td>
<td>810</td>
<td>594</td>
<td>396</td>
<td>350</td>
<td>285</td>
<td>225</td>
</tr>
<tr>
<td>1.70</td>
<td>1833</td>
<td>1818</td>
<td>1764</td>
<td>1648</td>
<td>1458</td>
<td>1303</td>
<td>1170</td>
<td>810</td>
<td>594</td>
<td>396</td>
<td>350</td>
<td>285</td>
<td>225</td>
</tr>
<tr>
<td>1.75</td>
<td>1484</td>
<td>1476</td>
<td>1449</td>
<td>1394</td>
<td>1296</td>
<td>1185</td>
<td>1080</td>
<td>747</td>
<td>565</td>
<td>393</td>
<td>340</td>
<td>280</td>
<td>225</td>
</tr>
<tr>
<td>1.80</td>
<td>1263</td>
<td>1256</td>
<td>1251</td>
<td>1211</td>
<td>1134</td>
<td>1042</td>
<td>954</td>
<td>720</td>
<td>540</td>
<td>378</td>
<td>340</td>
<td>280</td>
<td>225</td>
</tr>
<tr>
<td>1.85</td>
<td>1057</td>
<td>1052</td>
<td>1026</td>
<td>990</td>
<td>918</td>
<td>844</td>
<td>774</td>
<td>594</td>
<td>475</td>
<td>360</td>
<td>327</td>
<td>275</td>
<td>225</td>
</tr>
<tr>
<td>19RCT2375</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.60</td>
<td>2591</td>
<td>2432</td>
<td>2280</td>
<td>2142</td>
<td>1919</td>
<td>1644</td>
<td>1387</td>
<td>892</td>
<td>627</td>
<td>418</td>
<td>370</td>
<td>301</td>
<td>236</td>
</tr>
<tr>
<td>1.65</td>
<td>2418</td>
<td>2223</td>
<td>2052</td>
<td>1947</td>
<td>1767</td>
<td>1537</td>
<td>1311</td>
<td>855</td>
<td>627</td>
<td>418</td>
<td>370</td>
<td>301</td>
<td>236</td>
</tr>
<tr>
<td>1.70</td>
<td>1935</td>
<td>1919</td>
<td>1862</td>
<td>1739</td>
<td>1539</td>
<td>1275</td>
<td>1035</td>
<td>855</td>
<td>627</td>
<td>418</td>
<td>370</td>
<td>301</td>
<td>236</td>
</tr>
<tr>
<td>1.75</td>
<td>1567</td>
<td>1558</td>
<td>1530</td>
<td>1472</td>
<td>1368</td>
<td>1251</td>
<td>1140</td>
<td>789</td>
<td>596</td>
<td>415</td>
<td>359</td>
<td>295</td>
<td>238</td>
</tr>
</tbody>
</table>

08/12/2006
<table>
<thead>
<tr>
<th>Time (Min)</th>
<th>1.80</th>
<th>1.85</th>
<th>2.0</th>
<th>2.5</th>
<th>3.0</th>
<th>3.5</th>
<th>4.0</th>
<th>4.5</th>
<th>5.0</th>
<th>5.5</th>
<th>6.0</th>
<th>6.5</th>
<th>7.0</th>
<th>7.5</th>
<th>8.0</th>
<th>8.5</th>
<th>9.0</th>
<th>9.5</th>
<th>10.0</th>
</tr>
</thead>
<tbody>
<tr>
<td>5 Min</td>
<td>1333</td>
<td>1116</td>
<td>1083</td>
<td>1045</td>
<td>969</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10 Min</td>
<td>1328</td>
<td>1111</td>
<td>1083</td>
<td>1045</td>
<td>969</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15 Min</td>
<td>1321</td>
<td>1111</td>
<td>1083</td>
<td>1045</td>
<td>969</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20 Min</td>
<td>1278</td>
<td>1083</td>
<td>1045</td>
<td>969</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25 Min</td>
<td>1197</td>
<td>1045</td>
<td>969</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>30 Min</td>
<td>1100</td>
<td>969</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>35 Min</td>
<td>1007</td>
<td>691</td>
<td>817</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>40 Min</td>
<td>760</td>
<td>627</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>45 Min</td>
<td>570</td>
<td>501</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 Hr</td>
<td>399</td>
<td>380</td>
<td>345</td>
<td>399</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 Hr</td>
<td>359</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3 Hr</td>
<td>295</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 Hr</td>
<td>238</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 Hr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6 Hr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7 Hr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8 Hr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9 Hr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10 Hr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

http://fnb-ben-ras01/anewfnb/Standby/SbyDisCC.asp?frangei=11
08/12/2006
....... vxxu ........... , """' ................. .., .. .., ........... 0 .. - _ ••

184

162

140

120

87.0

66.0

44.0

39.8

34.0

30.0

Vpc

5
Min

10
Min

15
Min

20

Min

30
Min

45
Min

1 Hr

2Hr

3 Hr

5 Hr

6 Hr

8 Hr

10Hr

1.60

606

546

490

440

366

310

288

144

108

72.6

64.8

53.1

42.0

1.65

540

492

450

408

348

297

252

144

108

72.6

64.8

53.1

42.0

1.70

463

432

402

369

318

267

225

144

108

72.6

64.8

53.1

42.0

1.75

375

372

357

332

291

252

216

144

108

72.6

64.8

53.1

42.0

1.80

327

318

303

283

252

223

198

138

105

72.6

64.8

53.1

42.0

1.85

252

252

246

231

210

190

171

120

93.0

69.6

63.6

52.8

42.0

1 Hr

2 Hr

3 HI"

5 Hr

6Hr

SHr

10 Hr

5

10

15

20

30

45

Min

Min

Min

Min

Min

Min

1.60

720

690

648

5&6

492

418

354

222

158

104

93.0

76.0

60.0

1.65

660

624

582

539

46&

4DO

336

222

158

104

93.0

76.0

60.0

1.70

580

552

522

490

438

372

312

216

155

104

93.0

76.0

60.(,

6tH;

VpC

505

480

456

431

390

340

294

198

153

104

93.0

1.80

440

414

390

372

342

300

258

]80

144

103

93.0

7&.0

6&.0

1.85

316

312

306

301

288

258

228

162

135

90.0

7"-,.t.;"

6u.iJ

2 Hr

5 Hr

6 Hr

8 Hr

10 Hr

20
to1in

30
Min

45
Min

1 Hr

1.60

707

637

572

513

427

362

3:5t;

1.65

630

574

525

476

406

347

:294

1. 70

540

504

469

430

371

312

1.75

438

434

417

387

340

l.BO

382

371

354

330

294

1.85

294

294

287

270

245

VpC
1.60

9RCT900

3 Ht

16&

12E

84.8

75.6

62.0

49.(;

168

126

84.S

75.6

62.0

4'O.C

126

84.8

7S.€.

62.u

4S('

75.6

62.[;

4S.t

lot

ap

263

165

12t

84.2

260

2..31

161

123

B4.8

75.6

62.0

4S):~

222

20G

~40

109

81.2

74.2

E;'.1. t::v

49 [.

C

294

25,2

5

10

15

Min

Min

Min

20
Min

Min

4S
Min

1 ..r

2H,..

3 .. ,..

5 Hr

6H,..

8 Hr

10 Hr

840

805

756

684

574

48t

413

25S

1!!4

121

109

88.7

70.V

467

3SoZ

259

184

121

109

81;.7

70.0

30

1.65

770

728

679

629

54(.

1.70

677

644

609

572

511

4$4

jfA

25:<:

181

121

109

8S.7

70.0

1.75

S89

560

532

503

455

396

343

231

l7S

121

109

887

7{:.v

1.80

513

483

455

434

399

35G

3rt:!

ZlG

16e

120

109

fiS.7

7&.[

1.85

369

364

357

351

336

3v1

:':66

169

1 Sf:

117

105

87.5

70.D

VpC

5
Min

10
Min

15

20
Min

30

45

Min

Min

Min

1 HT

2Hr

3 Hr

5 HI'

6 Hr

8 HT

10 Hr

1.60

960

920

864

7$1

656

557

47<:

29~

211.

138

124

101

SU.O

1.65

8S0

832

776

719

624

533

44B

2%

211

138

124

1G1

8(i.(.

1.70

773

736

696

653

584

496

416

2Sa

2£}7

138

124

101

60.[

1.75

673

640

60e:

575

520

453

392

264

204

138

124

Hn

e(,.l.r

l.SO

587

552

520

496

450

400

344

240

192

137

1:l4

101

SCi. V

1.SS

421

416

408

401

384

344

304

216<

ISD

133

120

100

8G.{j

vpC::

5
Min

is

20

30

45

Min

Min

Min

Min

Min

1 Ht

2 Hr

:3 Ht

! Hr

6 Ht

8Mt

10M,-

1.60

1080

1035

972

879

738

627

531

333

237

156

140

114

9u.£:.

140

114

Stu.v

U

8 RCT800

w

15
Min

To

10
Min

100

e

5
Min

VpC

n

1.75

76.(;

of

7RCT700

198

rs
ity

7RCT490

210

ve

6RCT600

216

ni

6RCT420

1.85

10

l.65

990

936

873

809

702

600

504

333

237

156

1.70

870

828

783

735

657

558

468

324

233

156

140

114

9u.u

1.75

758

720

684

647

585

510

441

Z'i::7

230

156-

140

114

90.f.:

1.80

660

621

585

558

513

450

387

270

216

155

140

114

9v.v

1.85

474

468

459

452

432

387

342

243

203

150

135

113

90.&


08112/2006


APPENDIX B

B Raylite Tubular RCT datasheet
APPENDIX C
C Clarke and Park Transformation Analysis

The AC system was first designed and implemented in 1885 by William Stanly. In 1888, the three-phase induction motor was designed by Nikola Tesla, which has since become the workhorse of the industry [29]. Since then the three-phase AC system has become the normal application for generation, transmission and distribution of electricity around the world.

However, in terms of control design DC system signals are much easier to control than AC system signals simply because the DC signal is a constant. For example in control engineering to track a step function a high level mathematical analysis is not required, a simple PI control type 1 would be adequate [19]. Thus, new techniques such as Clarke and Park Transform were developed to enable the transformation of the three-phase AC signal into DC signals.

Clarke Transformation takes the three-phase static signals and represent it as two signals on a stationary reference plane, orthogonal to each other, from Texas instruments report literature [34]. It was stated that due to this transformation, the real and imaginary part of the three-phase was obtained.

The Park Transformation on the other hand takes these two signals and puts on a rotating reference plane, it rotates at the same frequency as the three-phase signals, which in this case have the value of 50Hz. This last transformation has the effect of representing the real and the imaginary part of the three-phase signal, as DC values.

The Clarke transform results in reference plane known as alpha-beta plane; where alpha ($\alpha$) is the real part and beta ($\beta$) the imaginary part. Clarke Transformation is used to transform either a voltage or a current therefore a neutral variable, x, was used in equation (C-1).
The Park transformation results in reference plane known as d-q plane. The Park Transformation equation is represented in equation (C-2). The d-component is the real part and q-component the imaginary part.

\[
\begin{pmatrix}
    x_d \\
    x_q
\end{pmatrix} = \begin{pmatrix}
    \cos \theta & \sin \theta \\
    -\sin \theta & \cos \theta
\end{pmatrix} \begin{pmatrix}
    x_\alpha \\
    x_\beta
\end{pmatrix} \quad (C-2)
\]

Therefore, throughout this thesis report, Clarke transform will be treated as α-β and Park transform as d-q.

**C.1 Derivation of Clarke Transform**

From Glover and Sarma analysis [29], it was noticed that the equation (C-1) was used for positive sequence three-phase connection. The analyses below will illustrate this.

There are three types of sequence on a three-phase source: zero-sequence, positive-sequence, and negative-sequence. It was explained that according to Fortescue (the founder of the method of symmetrical components, in 1918) the phase voltage or current can be resolved into the sequence discussed above and are defined as follows [29]:

- "Zero-sequence components, consisting of three phasors with equal magnitudes and with zero phase displacement."[29]
- "Positive-sequence components, consisting of three phasors with equal magnitudes, ±120° phase displacement and positive sequence."[29]
"Negative-sequence components, consisting of three phasors with equal magnitudes, ±120° phase displacement and negative sequence." [29]

Figure C.1-1 below shows the sequences, the zero, positive and negative respectively as discussed in [29].

![Diagram of sequences](image)

(a) Zero-sequence components  
(b) Positive-sequence components  
(c) Negative-sequence components

Figure C.1-1: Zero, Positive and Negative sequence phasor [29].

The sequences as illustrated in figure C.1-1 are defined mathematically as shown in the equation (C.1-1) [29].

\[
\begin{bmatrix}
V_a \\
V_b \\
V_c
\end{bmatrix} = \begin{bmatrix} 1 & 1 & 1 \\
1 & a^2 & 1 \\
1 & a & a^2 \\
\end{bmatrix} \begin{bmatrix}
V_0 \\
V_1 \\
V_2
\end{bmatrix}
\]

(C.1-1)
Appendix C

Where \( \begin{pmatrix} V_a \\ V_b \\ V_c \end{pmatrix} \) represent the phase voltages, \( \begin{pmatrix} V_0 \\ V_1 \\ V_2 \end{pmatrix} \) illustrates the sequence voltages and the

\[
\begin{pmatrix} 1 & 1 & 1 \\ 1 & a^2 & a \\ 1 & a & a^2 \end{pmatrix}
\]

3 × 3 matrix represent the transformation matrix [29].

Solving for the sequences voltages from equation (C.1-1), equation (C.1-2) was obtained.

\[
\begin{pmatrix} V_0 \\ V_1 \\ V_2 \end{pmatrix} = \frac{1}{3} \begin{pmatrix} 1 & 1 & 1 \\ 1 & a & a^2 \\ 1 & a^2 & a \end{pmatrix} \begin{pmatrix} V_a \\ V_b \\ V_c \end{pmatrix}
\]  \hspace{1cm} (C.1-2)

The constant \( \frac{1}{3} \) in the 3 × 3 matrix of equation (C.1-2) was the result of taking the inverse of the 3 × 3 matrix of equation (C.1-1) [29].

Now solving for each sequence voltage individually from equation (C.1-2), equations (C.1-3), (C.1-4) and (C.1-5) were obtained.

\[
V_0 = \frac{1}{3} (V_a + V_b + V_c)
\]  \hspace{1cm} (C.1-3)

\[
V_1 = \frac{1}{3} (V_a + aV_b + a^2V_c)
\]  \hspace{1cm} (C.1-4)

\[
V_2 = \frac{1}{3} (V_a + a^2V_b + aV_c)
\]  \hspace{1cm} (C.1-5)

The letter “a” was defined as illustrated in equation (C.1-6) [29].

\[
a = \frac{1120^\circ}{2} = -\frac{1}{2} + j\frac{\sqrt{3}}{2}
\]  \hspace{1cm} (C.1-6)
It was also mentioned that if a phasor would be multiplied by “a”, then it would be rotated by $120^\circ$ in a counter clockwise direction [29]. Substitute equation (C.1-6) into equations (C.1-4) and (C.1-5), equations (C.1-7) and (C.1-8) were obtained.

\[
V_1 = \frac{1}{3} \left[ V_a + \left( -\frac{1}{2} + j\frac{\sqrt{3}}{2} \right) V_b + \left( -\frac{1}{2} + j\frac{\sqrt{3}}{2} \right)^2 V_c \right] \quad (C.1-7)
\]

\[
V_2 = \frac{1}{3} \left[ V_a + \left( -\frac{1}{2} + j\frac{\sqrt{3}}{2} \right)^2 V_b + \left( -\frac{1}{2} + j\frac{\sqrt{3}}{2} \right) V_c \right] \quad (C.1-8)
\]

Expanding the square part of equations (C.1-7) and (C.1-8), equations (C.1-9) and (C.1-10) were obtained for $V_1$ and $V_2$ respectively.

\[
V_1 = \frac{1}{3} \left[ V_a + \left( \frac{1}{2} + j\frac{\sqrt{3}}{2} \right) V_b + \left( \frac{1}{2} - j\frac{\sqrt{3}}{2} \right) V_c \right] \quad (C.1-9)
\]

\[
V_2 = \frac{1}{3} \left[ V_a + \left( \frac{1}{2} - j\frac{\sqrt{3}}{2} \right) V_b + \left( \frac{1}{2} + j\frac{\sqrt{3}}{2} \right) V_c \right] \quad (C.1-10)
\]

Continuing with analysis and representing $V_1$ and $V_2$ with its real and imaginary components $V_a$ and $V_\beta$ respectively, equations (C.1-11), (C.1-12), (C.1-13) and (C.1-14) were obtained.

\[
V_1 = V_a + jV_\beta = \frac{1}{3} \left[ \left( V_a - \frac{1}{2} V_b - \frac{1}{2} V_c \right) + j \left( \frac{\sqrt{3}}{2} V_b - \frac{\sqrt{3}}{2} V_c \right) \right] \quad (C.1-11)
\]
Appendix C

\[ V_2 = V_a + jV_\beta = \frac{1}{3} \left( \left( V_a - \frac{1}{2}V_b - \frac{1}{2}V_c \right) + j \left( -\frac{\sqrt{3}}{2}V_b + \frac{\sqrt{3}}{2}V_c \right) \right) \]  
\[ \text{(C.1-12)} \]

\[ V_1 = \begin{pmatrix} V_a \\ V_\beta \end{pmatrix} = \frac{1}{3} \begin{pmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \\ \frac{\sqrt{3}}{2} & 0 & -\frac{\sqrt{3}}{2} \end{pmatrix} \begin{pmatrix} V_a \\ V_b \\ V_c \end{pmatrix} \]  
\[ \text{(C.1-13)} \]

\[ V_2 = \begin{pmatrix} V_a \\ V_\beta \end{pmatrix} = \frac{1}{3} \begin{pmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \\ \frac{\sqrt{3}}{2} & 0 & -\frac{\sqrt{3}}{2} \end{pmatrix} \begin{pmatrix} V_a \\ V_b \\ V_c \end{pmatrix} \]  
\[ \text{(C.1-14)} \]

Equations (C.1-13) and (C.1-14) represent the forward Clarke Transformation for positive and negative sequence connection respectively ignoring the zero sequence part.

Therefore positive sequence forward Clarke transform equation (C.1-13) will be used throughout this thesis because the three-phase source connection used was positive sequence, whereby the phase voltage \( V_a \) leads \( V_b \) by 120° and lags \( V_c \) by 120° see figure C.2-1.

**C.2 Derivation of Park Transform**

Let the phase voltage \( V_a, V_b \) and \( V_c \) be defined as represented in the following equations:

\[ V_a = \sin(\omega t) \]  
\[ \text{(C.2-1)} \]

\[ V_b = \sin\left(\omega t - \frac{2\pi}{3}\right) \]  
\[ \text{(C.2-2)} \]
Now using equation (C.1.13) on figure C.2-1 the three-phase voltage $V_a$, $V_b$, and $V_c$, which are 120° from each other in positive sequence were transformed to two-phase voltage $V_x$ and $V_y$ orthogonal to each other.

One thing that should be noted was that when using the positive sequence forward Clarke Transformation, equation (C.1.13), on a positive three-phase voltage connection, $V_a$ leads $V_b$ by 90°. Figure C.2-2 illustrates this. However, if equation (C.1.14), the negative forward Clarke Transformation, were used instead, $V_a$ would lead $V_b$ by 90°, figure C.2-3 illustrate the scenario.

![Figure C.2-2: Positive Clarke Transformation applied on a positive sequence three-phase connection](image)

Figure C.2-2: Positive Clarke Transformation applied on a positive sequence three-phase connection
Using equation (C.1-13), equations (C.2-5) and (C.2-6) were obtained.

\[ V_a' = \frac{1}{3} \left( V_a - \frac{1}{2} V_b - \frac{1}{2} V_c \right) \]  \hspace{1cm} (C.2-5) 

\[ V_b' = \frac{1}{3} \left( \frac{\sqrt{3}}{2} V_a - \frac{\sqrt{3}}{2} V_c \right) \]  \hspace{1cm} (C.2-6)
Moreover, in most literature about Clarke Transformation, [34, 17], the coefficient of Clarke transformer instead of being $\frac{1}{3}$ as discussed before, was $\frac{2}{3}$. The reason behind was to make $V_a$ equals to $V_a$ in magnitude.

Looking carefully at figure C.2-2 we can see that $V_a$ and $V_b$ are formed by adding their respective phase vectors in vector summation. In addition, it can be seen that in the $V_a$ equation, $V_a$ was at zero degrees, $-\frac{1}{2}V_b$ was at 60°, and $-\frac{1}{2}V_c$ was at -60°, however $V_b$ and $V_c$ were phase shifted from $V_a$ by -120 and -240 respectively. Moreover in equation (C.2-6) $\frac{\sqrt{3}}{2}V_b$ was at 60° and $-\frac{\sqrt{3}}{2}V_c$ was at -60°.

Assuming, for argument sake, that $V_a$, $V_b$ and $V_c$ magnitude is unity. Now using the above discussed in equations (C.2-5) and (C.2-6), equations (C.2-7) and (C.2-8) were obtained.

\[
V_a = \frac{1}{3}\left(10^\circ - \frac{1}{2}(-120^\circ) - \frac{1}{2}(-240^\circ)\right) \tag{C.2-7}
\]

\[
V_b = \frac{1}{3}\left(\frac{\sqrt{3}}{2}(-120^\circ) - \frac{\sqrt{3}}{2}(-240^\circ)\right) \tag{C.2-8}
\]

Decomposing equations (C.2-7) and (C.2-8), which were in polar form, to rectangular form, the equations below, were yielded

\[
\begin{align*}
V_a & = \frac{1}{3}\left(1 + \frac{1}{4} + \frac{1}{4}\right) + j\left(\frac{\sqrt{3}}{4} + \frac{\sqrt{3}}{4}\right) \tag{C.2-9}
\end{align*}
\]
As was mentioned above, by multiplying the Clarke Transformation equation by a coefficient of \( \frac{2}{3} \), it would result in \( V_\alpha \) and \( V_\alpha \) being equal. Applying now this argument to equations (C.2-11) and (C.2-12), equations (C.2-13) and (C.2-14) were obtained.

\[
\vec{V}_\alpha = \frac{2}{3} \left( \frac{3}{2} \right)
\]

(C.2-13)

\[
\vec{V}_\beta = \frac{2}{3} \left( -j \frac{3}{2} \right) = -j1
\]

(C.2-14)

From equation (C.2-13), it was confirmed that \( V_\alpha \) equal to \( V_\alpha \) when multiplied by \( \frac{2}{3} \), recall that \( V_\alpha \) was assumed to be unity in magnitude. Now replacing \( \frac{1}{3} \) by \( \frac{2}{3} \) in the equation (C.1-12) and using figure C.2-2 on first quadrant only, figure C.2-4 was drawn.
In figure C.2-4, the space-phasor $V_{ref}$ was rotating at a speed of $\omega t$, where $\omega = 2\pi f, f = 50\text{Hz}$ and $\theta = \omega t$. From the literature [22], it was stated that the stator current space-phasor can be decomposed into components along two perpendicular axes (dq reference frame) that are stationary relative to the rotor.

Thus assuming that the dq reference frame was leading the $\alpha\beta$ reference frame by $\theta_1$ and lagging the space-phasor $V_{ref}$ by $\theta - \theta_1$, figure C.2-5 was obtained.
In addition, it was mentioned that dq reference frame was related with αβ reference frame by the instantaneous angle formed between the two reference planes [22]. The rotation of the space-phasor $V_{ref}$ and the rotating reference plane (dq) was in counter-clockwise direction when observed from the stationary reference frame (αβ).

However, when the observation was done from the (dq) reference plane, $V_{ref}$ appears stationary and (αβ) reference plane rotates in the clockwise direction [22]. Choosing positive direction the counterclockwise direction, thus the dq-plane is related to the αβ-plane by the following equation.

$$\text{dq-plane}=\text{αβ-plane} \times e^{j\theta_i} \quad (C.2-16)$$

Using the components projected on each reference plane from the space-phasor, $V_{ref}$ in figure C.2-5, equation (C.2-17) was obtained.

$$V_d + jV_q = (V_\alpha + jV_\beta) \cdot e^{-j\theta} \quad (C.2-17)$$

Recalling from Euler definition [49],

$$e^{j\theta} = \cos\theta + j\sin\theta \quad (C.2-18)$$

Therefore applying equation (C.2-18) to equation (C.2-17),

$$V_d + jV_q = (V_\alpha + jV_\beta) \cdot (\cos\theta_i - j\sin\theta_i) \quad (C.2-19)$$

Now representing the equation (C.2-19) in matrix form, equation (C.2-20) was obtained.

$$\begin{pmatrix} V_d \\ V_q \end{pmatrix} = \begin{pmatrix} \cos\theta_i & \sin\theta_i \\ -\sin\theta_i & \cos\theta_i \end{pmatrix} \begin{pmatrix} V_\alpha \\ V_\beta \end{pmatrix} \quad (C.2-20)$$
Now solving for the vector \( \begin{pmatrix} V_\alpha \\ V_\beta \end{pmatrix} \) in the equation (C.2-20), equations (C.2-21) and (C.2-21) were obtained.

\[
\begin{pmatrix} V_\alpha \\ V_\beta \end{pmatrix} = \begin{pmatrix} \cos \theta_i & \sin \theta_i \\ -\sin \theta_i & \cos \theta_i \end{pmatrix}^{-1} \begin{pmatrix} V_d \\ V_q \end{pmatrix}
\]

Equation (C.2.22) is known as inverse Parke Transformation [22].


**D PLL Equation Derivation**

\[ v_a = V \cdot \sin \theta \]

\[ v_b = V \cdot \sin(\theta - \frac{2\pi}{3}) \]  

\[ v_c = V \cdot \sin(\theta - \frac{4\pi}{3}) \]  


Arrange (D-1) in matrix form, equation (D-2) was obtained.

\[
\begin{pmatrix}
  v_a \\
  v_b \\
  v_c \\
\end{pmatrix} =
\begin{pmatrix}
  V \cdot \sin \theta \\
  V \cdot \sin(\theta - \frac{2\pi}{3}) \\
  V \cdot \sin(\theta - \frac{4\pi}{3}) \\
\end{pmatrix}
\]  

Recalling equation (C-1) and substituting equation (D-2) into equation (C-1), equation (D-3) was obtained.

\[
\begin{pmatrix}
  V_a \\
  V_b \\
\end{pmatrix} =
\begin{pmatrix}
  v_a & -\frac{1}{2} v_b & -\frac{1}{2} v_c \\
  \frac{\sqrt{3}}{2} v_b & -\frac{\sqrt{3}}{2} v_c \\
\end{pmatrix}
\]  

Solving for \( V_a \) and \( V_b \) individually, equations (D-4) and (D-5) were obtained.

\[ V_a = \frac{2}{3} \left( v_a - \frac{1}{2} v_b - \frac{1}{2} v_c \right) \]  

\[ V_b = \frac{2}{3} \left( \frac{\sqrt{3}}{2} v_b - \frac{\sqrt{3}}{2} v_c \right) \]
From section C.2, it was discussed that when the coefficient of the Clarke transformation is $\frac{2}{3}$, $V_a$ would be equal to $V_a$ in magnitude. Then equation (D-3) becomes equation (D-6).

\[
\begin{pmatrix}
V_a \\
V_b
\end{pmatrix}
= \begin{pmatrix}
\frac{va}{\sqrt{3}} \\
\frac{vb - vc}{\sqrt{3}}
\end{pmatrix}
\]  \hspace{1cm} \text{(D-6)}

Recalling equation (C-2), the Park transformation equation and using the phase angle defined for the three-phase inverter in section 3.4.1.1, equation (D-7) was defined.

\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix}
= \begin{pmatrix}
\cos \gamma & \sin \gamma \\
-\sin \gamma & \cos \gamma
\end{pmatrix}
\begin{pmatrix}
V_a \\
V_b
\end{pmatrix}
\]  \hspace{1cm} \text{(D-7)}

Substituting (D-6) into (D-7), equation (D-8) was obtained.

\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix}
= \begin{pmatrix}
\cos \gamma & \sin \gamma \\
-\sin \gamma & \cos \gamma
\end{pmatrix}
\begin{pmatrix}
\frac{va}{\sqrt{3}} \\
\frac{vb - vc}{\sqrt{3}}
\end{pmatrix}
\]  \hspace{1cm} \text{(D-8)}

Expanding equation (D-8), equation (D-9) was obtained.

\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix}
= \begin{pmatrix}
\cos \gamma \cdot va + \sin \gamma \cdot \frac{vb - vc}{\sqrt{3}} \\
-\sin \gamma \cdot va + \cos \gamma \cdot \frac{vb - vc}{\sqrt{3}}
\end{pmatrix}
\]  \hspace{1cm} \text{(D-9)}

Now substitute equation (D-1) to equation (D-9), resulted in equation (D-10).
\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix} = \begin{pmatrix}
\cos \theta \cdot \sqrt{3} + \frac{V}{\sqrt{3}} \sin \theta \left( \sin \left( \theta - \frac{2\pi}{3} \right) - \sin \left( \theta - 4\pi/3 \right) \right) \\
\sin \theta \cdot \sqrt{3} - \frac{V}{\sqrt{3}} \cos \theta \left( \sin \left( \theta - \frac{2\pi}{3} \right) - \sin \left( \theta - 4\pi/3 \right) \right)
\end{pmatrix}
\] (D-10)

From James Stewart [49],

\[
\sin(\varphi - \beta) = \sin \varphi \cos \beta - \cos \varphi \sin \beta 
\] (D-11)

Then substituting equation (D-11) to equation (D-10), and simplifying it, equations (D-12)-(D-14) were obtained.

\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix} = \begin{pmatrix}
\cos \theta \cdot \sqrt{3} - \frac{V}{\sqrt{3}} \sin \theta \cos \theta \\
-\sin \theta \cdot \sqrt{3} - \frac{V}{\sqrt{3}} \cos \theta \cos \theta
\end{pmatrix}
\] (D-12)

\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix} = V \begin{pmatrix}
\cos \theta \sin \theta - \sin \theta \cos \theta \\
-\sin \theta \sin \theta - \cos \theta \cos \theta
\end{pmatrix}
\] (D-13)

\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix} = -V \begin{pmatrix}
\sin \theta \cos \theta - \cos \theta \sin \theta \\
\cos \theta \cos \theta + \sin \theta \sin \theta
\end{pmatrix}
\] (D-14)

Also from James Stewart [49],

\[
\cos(\varphi - \beta) = \cos \varphi \cos \beta + \sin \varphi \sin \beta 
\] (D-15)

Therefore, equation (D-16) was obtained.
\[
\begin{pmatrix}
V_d \\
V_q
\end{pmatrix} = -\nu \begin{pmatrix}
\sin(\gamma - \theta) \\
\cos(\gamma - \theta)
\end{pmatrix}
\] (D-16)
Appendix E

E Current Controller Equation Derivation

As was discussed in section 3.4.2 the current controller was implemented in the rotating reference plane. In this section the full derivation of the current controller equation from the voltage drop across the filter inductor, using the Clark and Parke Transformation will be discussed.

Using figure 3.4.2-3 in section 3.4.2, the voltage drop of the phase filter inductor is illustrated in equation (E-1).

\[ V_{\text{Conv}} - V_{\text{Grid}} = V_L \]  \( \text{(E-1)} \)

Where \( V_L \) is the inductor voltage drop, \( V_{\text{Conv}} \) is the inverter output voltage, which is applied to the low pass filter and \( V_{\text{Grid}} \) is the grid voltage. \( V_L \) is defined as illustrated in equation (E-2) [7, 12].

\[ V_L = L \frac{di_L}{dt} \]  \( \text{(E-2)} \)

Substituting equation (E-2) into (E-1) and representing equation (E-1) for a three-phase system, equation (E-3) was obtained.

\[ V_{\text{Conv}_{abc}} - V_{\text{grid}_{abc}} = L \frac{di_{abc}}{dt} \]  \( \text{(E-3)} \)

Recalling from appendix C, for power calculation, Clark Transformation was defined as shown in equation (E-4).

\[
\begin{pmatrix}
  x_a \\
  x_b \\
  x_c
\end{pmatrix} = \frac{2}{\sqrt{3}} \begin{pmatrix}
  1 & -\frac{1}{2} & -\frac{1}{2} \\
  0 & \sqrt{3}/2 & -\sqrt{3}/2
\end{pmatrix} \begin{pmatrix}
  x_a \\
  x_b \\
  x_c
\end{pmatrix}
\]  \( \text{(E-4)} \)
Appendix E

Now applying equation (E-4) to equation (E-3), equation (E-5) was obtained, which as discussed in section 3.4.1 and appendix C, it represents the signals in the stationary reference plane.

\[
V_{Conv_{a_1}} - V_{grid_{a_1}} = L \frac{di_{t_{a_1}}}{dt}
\]  

(E-5)

Thereafter applying Parke Transformation in the equation (E-5), equation (E-6) was obtained. Equation (E-6) represents the signals on the rotating reference plane.

\[
\begin{pmatrix} V_{Conv_d} \\ V_{Conv_q} \end{pmatrix} - \begin{pmatrix} V_{grid_d} \\ V_{grid_q} \end{pmatrix} = \begin{pmatrix} \cos \gamma & \sin \gamma \\ -\sin \gamma & \cos \gamma \end{pmatrix} \begin{pmatrix} L \frac{di_{t_a}}{dt} \\ L \frac{di_{t_\beta}}{dt} \end{pmatrix}
\]

(E-6)

Continuing with equation (E-6), equation (E-7) was obtained.

\[
\begin{pmatrix} V_{Conv_d} \\ V_{Conv_q} \end{pmatrix} - \begin{pmatrix} V_{grid_d} \\ V_{grid_q} \end{pmatrix} = \begin{pmatrix} \cos \gamma \; \sin \gamma \\ -\sin \gamma \; \cos \gamma \end{pmatrix} L \frac{d}{dt} \begin{pmatrix} i_{t_a} \\ i_{t_\beta} \end{pmatrix}
\]

(E-7)

Where, the symbol \( \gamma \) as discussed in section 3.4.1 is the output of the PLL PI-based controller angle.

In equation (E-7), the vector \( \begin{pmatrix} i_{t_a} \\ i_{t_\beta} \end{pmatrix} \) can be defined as expression (E-8)

\[
\begin{pmatrix} i_{t_a} \\ i_{t_\beta} \end{pmatrix} = \begin{pmatrix} \cos \gamma \cdot i_{t_d} - \sin \gamma \cdot i_{t_q} \\ \sin \gamma \cdot i_{t_d} + \cos \gamma \cdot i_{t_q} \end{pmatrix}
\]

(E-9)

Where, equation (E-9) is the inverse Parke Transformation. Substituting equation (E-9) to equation (E-8), equation (E-10) was obtained.

235
Let:

\[ A = L \frac{d}{dt} \left( \begin{array}{c}
\cos \gamma \cdot i_d - \sin \gamma \cdot i_q \\
\sin \gamma \cdot i_d + \cos \gamma \cdot i_q 
\end{array} \right) \]

(E-11)

Equation (E.10) was redefined to equation (E.12)

\[ \begin{align*}
\begin{bmatrix} V_{Conv_d} \\ V_{Conv_q} \end{bmatrix} - \begin{bmatrix} V_{grid_d} \\ V_{grid_q} \end{bmatrix} &= \begin{bmatrix} \cos \gamma & \sin \gamma \\ -\sin \gamma & \cos \gamma \end{bmatrix} L \frac{d}{dt} \left( \begin{array}{c}
\cos \gamma \cdot i_d - \sin \gamma \cdot i_q \\
\sin \gamma \cdot i_d + \cos \gamma \cdot i_q 
\end{array} \right)
\end{align*} \]

(E-12)

Now applying the derivative in equation (E-11), equation (E-13) was obtained.

\[ A = L \left( \begin{array}{c}
-\omega \cdot \sin \gamma \cdot i_d + \cos \gamma \cdot \frac{di_d}{dt} - \omega \cdot \cos \gamma \cdot i_q + \sin \gamma \cdot \frac{di_q}{dt} \\
\omega \cdot \cos \gamma \cdot i_d + \sin \gamma \cdot \frac{di_d}{dt} + \omega \cdot \sin \gamma \cdot i_q + \cos \gamma \cdot \frac{di_q}{dt}
\end{array} \right) \]

(E-13)

Now factorizing \( \omega \), equation (E-14) was obtained.

\[ A = L \left( \begin{array}{c}
\omega (-\sin \gamma \cdot i_d - \cos \gamma \cdot i_q) + (\cos \gamma \cdot \frac{di_d}{dt} - \sin \gamma \cdot \frac{di_q}{dt}) \\
\omega (\cos \gamma \cdot i_d - \sin \gamma \cdot i_q) + (\sin \gamma \cdot \frac{di_d}{dt} + \cos \gamma \cdot \frac{di_q}{dt})
\end{array} \right) \]

(E-14)

Equation (E-14) was group in matrix form as shown in equation (E-15)

236
Appendix E

\[ A = L \begin{pmatrix} \omega \begin{pmatrix} -\cos \gamma & -\sin \gamma \end{pmatrix} & i_{L_d} \\ -\sin \gamma & \cos \gamma \end{pmatrix} + \begin{pmatrix} \cos \gamma & -\sin \gamma \\ \sin \gamma & \cos \gamma \end{pmatrix} \begin{pmatrix} \frac{di_{L_d}}{dt} \\ \frac{di_{L_q}}{dt} \end{pmatrix} \]  

(E-15)

Notice that equation (E-15) is composed of a summation of two Park Transformation; in fact the second part of the summation is the inverse Park Transformation. The matrix of first part of the summation of the equation (E-15) was also set as the matrix of the second part of equation (E-15). Equation (E-16) shows this.

\[ A = L \begin{pmatrix} \omega \begin{pmatrix} \cos \gamma & -\sin \gamma \end{pmatrix} & -i_{L_q} \\ \sin \gamma & \cos \gamma \end{pmatrix} + \begin{pmatrix} \cos \gamma & -\sin \gamma \\ \sin \gamma & \cos \gamma \end{pmatrix} \begin{pmatrix} \frac{di_{L_d}}{dt} \\ \frac{di_{L_q}}{dt} \end{pmatrix} \]  

(E-16)

Equation (E-16) can also be rewritten as shown in equation (E-17)

\[ A = L \begin{pmatrix} \omega \begin{pmatrix} \cos \gamma & \sin \gamma \end{pmatrix}^{-1} & -i_{L_q} \\ -\sin \gamma & \cos \gamma \end{pmatrix} + \begin{pmatrix} \cos \gamma & \sin \gamma \end{pmatrix}^{-1} \begin{pmatrix} \frac{di_{L_d}}{dt} \\ \frac{di_{L_q}}{dt} \end{pmatrix} \]  

(E-17)

Substituting equation (E-17) to equation (E-10) and simplifying it, equation (E-18) was obtained.

\[ \begin{pmatrix} V_{Conv_d} \\ V_{Conv_q} \end{pmatrix} - \begin{pmatrix} V_{grid_d} \\ V_{grid_q} \end{pmatrix} = \omega L \begin{pmatrix} -i_{L_q} \\ i_{L_d} \end{pmatrix} + L \frac{dt}{dt} \begin{pmatrix} i_{L_d} \\ i_{L_q} \end{pmatrix} \]  

(E-18)

Furthermore solving for \( V_{Conv_d} \) and \( V_{Conv_q} \) equation (E-19) was obtained.
\[ V_{Conv_d} = -\omega L i_{d} + L \frac{d}{dt} i_{d} + V_{Grid_d} \]  \hspace{1cm} (E-19)

\[ V_{Conv_q} = \omega L i_{d} + L \frac{d}{dt} i_{q} + V_{Grid_q} \]
Appendix F

F Three-phase transformer analysis

The aim of a three-phase transformer is to step up or step down voltages so that, different power systems with different voltages values can be connected together [7]. In addition, it can be used as electrical isolator between two systems.

The three-phase transformer used in practice was a combination of three single-phase transformers, more specifically a single-phase three winding transformer of the following ratings 230/554, 1.5kVA.

In the sections to follow, the single-phase three-winding transformer connections will be discussed. It will focus on no-load, shorted circuit test and the construction of the three-phase transformer.

F.1 Single-Phase three winding transformer

As was mentioned the single-phase transformer that was used had three winding, one on the primary side and two on the secondary side. The winding on the primary side voltage was rated at 230V. The two winding on the secondary side, their voltages were rated at 54V. Photo F.1-I show this.

![Photo F.1-I:Single-phase three winding transformer information plate](image-url)
The single-phase transformer was made has toroidal core material. Toroidal transformers are more advantageous than the other type of transformer cores, for instance the EI core. Photo F.1-2 shows the photo of the single-phase three winding transformer used in the project.

![Photo F.1-2: Single-phase three winding transformer photo](image)

From photo F.1-2 the primary side is colored as purple and the secondary side as black and red.

Figure F.1-1 below illustrates an ideal single-phase three winding transformer.

![Figure F.1-1: Schematic representation of the ideal single-phase three winding transformer](image)

For a transformer to be ideal some assumptions had to be made, the assumptions given are the following [29]:
• "The windings have zero resistance; therefore, the FR losses in the windings are zero."[29]
• "The core permeability $\mu_c$ is infinite, which corresponds to zero core reluctance."[29]
• "There is no leakage flux; that is, the entire flux $\Phi$ is confined to the core and links both windings."[29]
• "There are no core losses."[29]

Those assumptions are important because they enable the use of Ampere and Faraday's laws to derive the ideal transformer relationships. In the ideal single-phase two winding transformer, the Ampere's law is defined as shown in expression (F.1-1) [29].

$$\oint H_{tot} \, dl = I_{enclosed} \quad \text{(F.1-1)}$$

It was used to derive the relationship between the number of turns and the current through it of the primary side and secondary side. Equation (F.1-2) was obtained

$$N_1 I_1 = N_2 I_2 \quad \text{(F.1-2)}$$

Faraday's law was defined as shown in equation (F.1-3) [29].

$$e(t) = N \frac{d\phi(t)}{dt} \quad \text{(F.1-3)}$$

It was used to derive the relationship between the number of turns and the voltage across it of the primary side and secondary side windings. Equation (F.1-4) shows this

$$\frac{E_1}{N_1} = \frac{E_2}{N_2} \quad \text{(F.1-4)}$$
The same analysis done above for the ideal single-phase two winding transformer was done for the ideal single-phase three winding transformer, which yielded the following equations (F.1-5) and (F.1-6) [29].

\[ N_1 I_1 = N_2 I_2 + N_3 I_3 \quad (F.1-5) \]

\[ \frac{E_1}{N_1} = \frac{E_2}{N_2} = \frac{E_3}{N_3} \quad (F.1-6) \]

However, figure F.1-1 cannot be used to analyze the practical transformer illustrated in photo F.1-1.

In [29] it was mentioned that the single-phase three winding transformer can operate as single-phase two winding transformer just by leaving one of the windings open, it was also added that due to this fact, a standard No-Load and short-circuit test can be performed to evaluate the leakage impedances.

The practical transformer differs from ideal transformer in the following points [29]:
- "The winding have resistance." [29]
- "The core permeability \( \mu \) is finite." [29]
- "The magnetic flux is not entirely confined to the core." [29]
- "There are real and reactive power losses in the core." [29]

### F.2 Practical single-phase three winding transformer

In previous section the ideal single-phase three winding transformer schematic was illustrated in figure F.1-1, however it was conclude that it cannot be used to analyze the practical transformer. From reference [7, 29] the practical single-phase three winding transformer schematic was derived, figure F.2-1 illustrate this.
It was also discussed that the single-phase three winding transformer can be used as single-phase two winding transformer, this can also be proved mathematically by using equation (F.1-5) whereby $I_3$ is set to zero, this action yielded equation (F.1-2). Equation (F.1-6) can be represented as equation (F.1-4) by ignoring the last equality of the equation (F.1-6).

In light of the above discussion the third winding of the single-phase three winding transformer was left open. Figure F.2-2 illustrates the practical single-phase three winding transformer as a practical single-phase two winding transformer.

The no-load and shorted-circuit test was performed on the single-phase three winding transformer, so that the practical resistors and inductors of figure F.2-2 could be
calculated to be used in the simulation. In the next section the no-load and shorted-circuit test for the three single-phase three windings transformers used in the practice were done.

**F.3 No-Load and Shorted-circuit Test**

No-load test and shorted circuit test were done in the three practical single-phase three winding transformers. Table F.3-1 shows the result.

<table>
<thead>
<tr>
<th>Transformer A</th>
<th>Transformer B</th>
<th>Transformer C</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>No-Load Test (HV open)</strong></td>
<td><strong>Short-circuit Test (LV shorted)</strong></td>
<td><strong>No-Load Test (HV open)</strong></td>
</tr>
<tr>
<td>Voltmeter</td>
<td>55.4 V</td>
<td>11 V</td>
</tr>
<tr>
<td>Ammeter</td>
<td>0.4 A</td>
<td>6.5 A</td>
</tr>
<tr>
<td>Wattmeter</td>
<td>8.3 W</td>
<td>70.99 W</td>
</tr>
</tbody>
</table>

Using reference [7, 29], figure F.2-2 was transformed to the approximated equivalent circuit shown in figure F.3-1, to simplify the calculation of the resistors and inductors.

![Figure F.3-1: Approximate equivalent circuits](image-url)
The transformers are rated as 230/55.4V 1.5kVA as mentioned previously. The transformers turn ratio is calculated using the equation (F.1-4); its result is shown in equation (F.3-1)

\[ \text{Turn ratio} = \frac{230}{55.4} = 4.152 = a \]  

(F.3-1)

In figure F.3-1 the secondary side parameters (lower side) were referred to the primary side (high side), thus equations (F.3-2), (F.3-3) and (F.3-4) were obtained.

\[ V_2' = a V_2 \]  
\[ R_2' = a^2 R_2 \]  
\[ X_{1/2}' = a^2 X_{1/2} \]  

(F.3-2) \hspace{1cm} (F.3-3) \hspace{1cm} (F.3-4)

In reference [7], it was stated that when performing the No-load test, the core losses would be the same if the voltage was applied in either side of the transformer. And this is because the core losses is determined by using the maximum value of the flux in the core, which was stated to be the same whether the voltage is applied on the high side or whether the voltage is applied on the lower side. Therefore, for convenience the voltage was applied on the lower side.

For the shorted circuit test the voltage was adjust on the high side to set the rated current in the primary winding while the lower side winding was shorted.

**F.3.1 No-Load Test:**

As was discussed previously, for the No-load test the voltage was applied on the lower side of the single-phase three winding transformer. The No-load test result for each transformer is shown in table F.3-1. Using figure F.3-1 and reference [7] the No-load equivalent circuit is illustrated in figure F.3.1-1.
The equations used to calculate the No-load equivalent parameters are shown below [7].

\[ P_{\text{No-Load}} = \frac{V_2^2}{R_{c2}} \]  \hspace{1cm} (F.3.1-1)

\[ I_2 = \sqrt{(I_{c2}^2 + I_{m2}^2)} \]  \hspace{1cm} (F.3.1-2)

\[ X_{m2} = \frac{V_2}{I_{m2}} \]  \hspace{1cm} (F.3.1-3)

\[ R_{c1} = a^2 \cdot R_{c2} \]  \hspace{1cm} (F.3.1-4)

\[ X_{m1} = a^2 \cdot X_{m2} \]  \hspace{1cm} (F.3.1-5)

**F.3.2 Shorted-Circuit Test:**

Following with the shorted circuit test, the lower side was shorted, while the high side voltage was adjusted to bring the primary current winding to its rated current value as discussed previously. Using figure F.3-1 and reference [7], the equivalent circuit of the shorted-circuit is illustrated in figure F.3.2-1.
The equations used to calculate the shorted circuit parameters are shown below:

\[ R_{eq1} = R_1 + R'_{t2} \]  
\[ X_{eq1} = X_{t1} + X'_{t2} \]  
\[ P_{sc} = I_1^2 R_{eq1} \]  
\[ Z_{eq1} = \frac{V_1}{I_1} \]  
\[ Z_{eq1} = \sqrt{R_{eq1}^2 + X_{eq1}^2} \]  
\[ R_{eq2} = \frac{R_{eq1}}{\alpha^2} \]  
\[ X_{eq2} = \frac{X_{eq1}}{\alpha^2} \]  
\[ L = \frac{X}{2\pi f} \]

Using table F.3-1 and the equations of No-load test and shorted-circuit test, table F.3.2-1, F.3.2-2 and F.3.2-3 illustrates the calculated results for each single-phase transformer.
Table F.3.2-1: Practical Single-Phase Transformer A

<table>
<thead>
<tr>
<th>Result of No-Load Test</th>
<th>Result of Shorted-Circuit Test</th>
</tr>
</thead>
<tbody>
<tr>
<td>High Side</td>
<td>Low Side</td>
</tr>
<tr>
<td>$R_{c1_A}$</td>
<td>$L_{m1_A}$</td>
</tr>
<tr>
<td>[Ω]</td>
<td>[H]</td>
</tr>
<tr>
<td>6405.1</td>
<td>8.2</td>
</tr>
</tbody>
</table>

Table F.3.2-2: Practical Single-Phase Transformer B

<table>
<thead>
<tr>
<th>Result of No-Load Test</th>
<th>Result of Shorted-Circuit Test</th>
</tr>
</thead>
<tbody>
<tr>
<td>High Side</td>
<td>Low Side</td>
</tr>
<tr>
<td>$R_{c1_B}$</td>
<td>$L_{m1_B}$</td>
</tr>
<tr>
<td>[Ω]</td>
<td>[H]</td>
</tr>
<tr>
<td>6612.5</td>
<td>16.6</td>
</tr>
</tbody>
</table>

Table F.3.2-3: Practical Single-Phase Transformer C

<table>
<thead>
<tr>
<th>Result of No-Load Test</th>
<th>Result of Shorted-Circuit Test</th>
</tr>
</thead>
<tbody>
<tr>
<td>High Side</td>
<td>Low Side</td>
</tr>
<tr>
<td>$R_{c1_C}$</td>
<td>$L_{m1_C}$</td>
</tr>
<tr>
<td>[Ω]</td>
<td>[H]</td>
</tr>
<tr>
<td>6401.3</td>
<td>10.0</td>
</tr>
</tbody>
</table>

Tables F.3.2-1 to F.3.2-3 results illustrates the values of the respective single-phase equivalent circuit. The equivalent circuit calculated parameters for each transformer were used in the simulation. Next section will discuss simpler single-phase transformer implementation.
F.4 Implementation of the practical single-phase transformer parameter into simplorer single-phase transformer

Figure 4.4.1-2 in section 4.4.1, as discussed previously represents the model of practical linear single-phase transformer provided by simplorer. For it to operate as close to the practical transformer in practice, it requires that all the parameters input as described in figure 4.4.1-2 or figure 4.4.1-3 in section 4.4.1 be inputted correctly.

However the no-load and short-circuit test parameters values were calculated using the approximated equivalent circuit, figure F.3-1. This method results in an equivalent resistor and reactance referred to only one side of the single-phase transformer. In this way, it cannot be implemented in simplorer model.

In reference [7] was discussed that in well-designed transformer

$$R_2^* = a^2 R_2 = R_1$$

and

$$X_{12}^* = a^2 X_{12} = X_{11}$$. Therefore assuming that each single-phase transformer was well designed, equations (F.4-1) and (F.4-2) were used.

$$a^2 R_2 = R_1 = \frac{R_{eq}^1}{2}$$

(F.4-1)

$$a^2 X_{12} = X_{11} = \frac{X_{eq}^1}{2}$$

(F.4-2)

Using table F.3.2-1 to F.3.2-3 and using equations (F.4-1) and (F.4-2), the winding resistances and leakage inductance for each of the single-phase transformer in the primary as well as in secondary were calculated. Table F.4-1 shows this.
Table F.4-I: winding resistance and inductance for the three single-phase transformers

<table>
<thead>
<tr>
<th>Primary side</th>
<th>Secondary side</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>B</td>
</tr>
<tr>
<td>R1 [mΩ]</td>
<td>R1 [mΩ]</td>
</tr>
<tr>
<td>840</td>
<td>865</td>
</tr>
</tbody>
</table>

Therefore, tables F.3.2-1 to F.3.2-3 and table F.4-1 were used to implement the single-phase transformer in simulation.

The next section will discuss the assembly of the three-phase transformer from the single-phase three windings transformer.

F.5 Construction of the three-phase Transformer from the single-phase transformers

The three-phase transformer was chosen to be connected as Y-Δ. The Δ-connected side of the three-phase transformer was the side connected with the AC side of the three-phase inverter, which was the lower side of the three-phase transformer. The Y-connected side was the side connected with three-phase grid, with neutral point.

Figure F.5-1 illustrates the three-phase transformer Y-Δ connection using three single-phase transformers
From [7, 29] it was mentioned that in the Y-Δ or Δ-Y three-phase transformer, the corresponded primary and secondary line to line voltages are phase shifted by 30°, however the corresponded primary and secondary phase voltages are in phase.
G Simplorer Block functions

G.1 Initial conditions block

INTERN EQU {
    w:=2*pi*50 ; // active power variable control for the power calculator
    p:=0; // reactive power variable control for the power calculator
    q:=0; // this variable was set to zero to keep the synchronize
    switch:=0; // switch open until the phase are synchronized
    KI_PLL:=1736.111111 ; // PLL integral gain
    KP_PLL:=92.11 ; // PLL proportional gain
    Thresh_new:=20900 ; // initial threshold point
    Thresh_dumy:=Thresh_new ; // threshold variable to be manipulated in the code.
    S_conv_dumy:=0 ; // apparent power variable control to be manipulated in the code
    turn_ratio:=4.151624549 ; // three-phase transformer turn ratio.
}

G.2 Three-Phase Grid Equation Block

In the three-phase grid supply side, the only measured signals were the currents in phase “a” and “b”, which were used to calculated $I_{alpha_S}$ and $I_{beta_S}$ by using equation (4.8-2). However, the three-phase grid supply phase angle ($Angle_{Source}$), $V_{alpha_source Calculated}$ and $V_{beta_source Calculated}$ were calculated from the lower side of the three-phase transformer measurements.

In lower side of the three-phase transformer the line to line voltage $V_{AC_{TfSec}}$ and $V_{BC_{TfSec}}$ were measured and $V_{alpha_{TfSec}}$ and $V_{beta_{TfSec}}$ were calculated by using equation (4.8-1), and $theta_{TfSec}$ was calculated by using equation (3.4.1.1-2), see
Knowing the fact that the line-to-line voltage of the Y-part of the three-phase transformer leads the corresponded Δ-part by 30° as discussed previously, thus 30° was added to $\theta_{TjSec}$ to produce the $Angle_{Source}$ of the Y-part of the three-phase Y-Δ transformer.

Moreover $\sqrt{3}$ was multiplied to a constant value of 230, which represent the grid rms line to neutral voltage. This action resulted in a value, which in the internal equation was defined as $Amp_S$, which was equivalent to the amplitude of $V_a$ or $V_\beta$ when the Clarke transformation had as coefficient $\sqrt{3}$.

The calculated angle of the three-phase grid, $Angle_{Source}$, was used in a sine and a cosine function having as amplitude the calculated $Amp_S$. It resulted obviously to two sinusoidal signals orthogonal to each other, due to fact that cosine and sine signal are phase sifted by 90 degree. This result was very good because it was as if $V_a$ and $V_\beta$ were calculated. Comparing the calculated waveform with the $V_a$ and $V_\beta$, calculated by using equation (4.8-1) and the two input line to line signal discussed above, it was noticed that $V_a$ was equal to $Amp_S \cos(Angle_{Source})$ and $V_\beta$ was equal to $Amp_S \sin(Angle_{Source})$. Therefore $Amp_S \cos(Angle_{Source})$ was used as the grid voltage alpha and $Amp_S \sin(Angle_{Source})$ as grid voltage beta.

For the purposed of PLS, the apparent three-phase grid power, $S_{Source}$, was calculated by using equation (2.3.1-1). The three-phase grid real power, $P_{Source}$ and the three-phase reactive power, $Q_{Source}$, used to calculate $S_{Source}$, were calculated by using equation (C.3-4), which used as input $V_{alpha_{TjSec}}$, $V_{beta_{TjSec}}$, $I_{alpha_S}$ and $I_{beta_S}$.

The internal equations below illustrate the above description.

INTERN EQU {

Amp_S:=55.4*turn_ratio*sqrt(3); // Calculating the amplitude voltage of grid Valpha

255
Appendix G

and Vbeta
Angle_Source:=theta_TfSec +rad(30); // Calculation of high side grid phase angle from the calculated lower side phase angle of the three-phase transformer.

sin_source:=sin(Angle_Source); // calculating the sine of the grid Angle_Source once in the code to be used elsewhere in the code.
cos_source:=cos(Angle_Source); // calculating the cosine of the grid Angle_Source once in the code to be used elsewhere in the code.

Valpha_source_Calculated:=Amp_S*cos_source;
Vbeta_source_Calculated:=Amp_S*sin_source;
V_d_Source:=Valpha_source_Calculated*cos_source+Vbeta_source_Calculated*sin_source;
V_q_Source:=-Valpha_source_Calculated*sin_source+Vbeta_source_Calculated*cos_source;

I_alpha_S:=sqrt(3/2)*I_Source_A.I;
I_beta_S:=sqrt(3/2)*(sqrt(1/3)*I_Source_A.I+sqrt(4/3)*I_Source_B.I);
I_d_S:=I_alpha_S*cos_source+I_beta_S*sin_source;
I_q_S:=-I_alpha_S*sin_source+I_beta_S*cos_source;
P_Source:=Valpha_source*I_alpha_S+Vbeta_source*I_beta_S;
Q_Source:=-Vbeta_source*I_alpha_S+Valpha_source*I_beta_S;
PF:=(cos((pi*deg(atan(Q_Source/P_Source)))/180);
S_Source:=sqrt(P_Source^2+Q_Source^2);
}

G.3 Three-phase load equation block

In the practical experiment, due to the limited numbers of the ADC input, no measurements were done for the three-phase load current signals to be used in the DSP chip as discussed previously. However to accomplish the purposed peak load shaving in simulation, the apparent power of the three-phase load had to be used. Thus to calculate the three-phase load apparent power, the load current and voltage alpha and beta had to be known, so that as discussed before, equation (C.3-4), could be used to calculate the
three-phase load real and reactive power, and hence by using equation (2.3.1-1) discussed in section 2.3.1, the three-phase load apparent power would be calculated.

To accomplish what was discussed in previous paragraph without sensing the signals at the load side, a little trick was done in simulation to calculate the load current values alpha and beta. The trick was done as follow, knowing that the three-phase grid supply line currents, the three-phase load line currents and the three-phase inverter output line currents in the high side of the three-phase transformer, met in a node point, see figure 4.7-1, then the Kirchhoff's current Law (KCL) could be applied.

The KCL states that, "at any node of a circuit, at every instant of time, the sum of the currents into the node is equal to the sum of the currents out of the node" [50]. The direction flow of the grid, load and inverter current were illustrated in figure 3.3-1.

Therefore applying the KCL to the three-phase grid supply current alpha and beta, as well as to the three-phase inverter output current alpha and beta of the high side of the three-phase transformer, when the three-phase inverter was in the charge mode, equations (G.3-1) and (G.3-2) were obtained for the three-phase load current alpha and beta.

\[
\begin{align*}
I_{\text{Load}_\alpha} &= I_{\text{grid}_\alpha} - I_{\text{inv}_\alpha} \\
I_{\text{Load}_\beta} &= I_{\text{grid}_\beta} - I_{\text{inv}_\beta}
\end{align*}
\]  
(G.3-1) (G.3-2)

In addition, when it was in the discharge mode, equations (G.3-3) and (G.3-4) were obtained.

\[
\begin{align*}
I_{\text{Load}_\alpha} &= I_{\text{grid}_\alpha} + I_{\text{inv}_\alpha} \\
I_{\text{Load}_\beta} &= I_{\text{grid}_\beta} + I_{\text{inv}_\beta}
\end{align*}
\]  
(G.3-3) (G.3-4)

Note that the three-phase inverter currents measurements were done only in the lower side of the three-phase transformer, therefore its alpha and beta values could not be used
Appendix G

to calculate the three-phase load current alpha and beta as discussed in above paragraphs. This was because of the nature of the three-phase Y-Δ transformer in term of its phase angle relation between the primary and secondary corresponded line-to-line voltages as discussed previously.

In addition, similarly to the voltage phase angle calculation as discussed in section G.2, the phase angle of the three-phase transformer line current in the lower side was calculated using equation (3.4.1.1-2). The difference between the voltage phase angle and the current phase angle in the lower side of the three-phase transformer is the PF phase angle, which has the same value in the high side of the three-phase transformer [29]. This means that the current phase angle in the lower side of the three-phase transformer would be phase sifted by $30^\circ$ when it is observed from the high side.

To calculate the amplitude of the alpha and beta current in the high side of the three-phase transformer two steps were taken: firstly the magnitude of the three-phase transformer alpha and beta line current in the lower side was calculated using Pythagorean equation (2.3.1-1), however, having as input the alpha and beta line current. Lastly the magnitude of the alpha and beta line current in the high side of the three-phase transformer was calculated by dividing it by the three-phase transformer turn ratio and $\sqrt{3}$ [7].

Figure G.3-1 and G.3-2 illustrates the result of equations (G.3-1) and (G.3-2) when the three-phase inverter is in the charge mode.
Graph of the alpha and beta currents of the 3-Phase Source and Transformer HS

Figure G.3-1: Three-phase grid supply current alpha and beta and three-phase inverter current alpha and beta

Graph of the alpha and beta currents of the 3-Phase Load

Figure G.3-2: Calculated three-phase load current alpha and beta

INTERN EQU {

dumy_I_alpha:=(I_Amp/(turn_ratio*sqrt(3))) *cos(theta_Current_LS_to_HS);  //
    //calculated three-phase inverter output current alpha on the high side of the three-phase inverter.

dumy_I_beta:=(I_Amp/(turn_ratio*sqrt(3))) *sin(theta_Current_LS_to_HS);  //
    //calculated three-phase inverter output current beta on the high side of the three-phase inverter.

IF (((I_alpha_Conv_out_HS_Calculated>O) AND (I_alpha_S<S)))
    OR ((I_beta_Conv_out_HS_Calculated>O) AND (I_beta_S<S)))
OR ($(I_{\alpha_{\text{Conv\_out\_HS\_Calculated}}}<0) \text{ AND } (I_{\alpha_{\text{S}}}>0))$

OR ($(I_{\beta_{\text{Conv\_out\_HS\_Calculated}}}<0) \text{ AND } (I_{\beta_{\text{S}}}>0))$

// this if statement condition is used to calculate the load current alpha and beta from the grid and inverter current alpha and beta.

{ // in this bracket the dummy alpha and beta current are negative i.e. the three-phase inverter is in the charge mode.
    I_{\alpha_{\text{Load\_dumy}}}:=I_{\alpha_{\text{S}}}+\text{dummy}_{I_{\alpha_{\text{}}}};
    I_{\beta_{\text{Load\_dumy}}}:=I_{\beta_{\text{S}}}+\text{dummy}_{I_{\beta_{\text{}}}};
}
ELSE{ // in this bracket the dummy alpha and beta current are positive i.e. the three-phase inverter is in the discharge mode.
    I_{\alpha_{\text{Load\_dumy}}}:=I_{\alpha_{\text{S}}}+\text{dummy}_{I_{\alpha_{\text{}}}};
    I_{\beta_{\text{Load\_dumy}}}:=I_{\beta_{\text{S}}}+\text{dummy}_{I_{\beta_{\text{}}}};
};
I_{\alpha_{\text{Load\_Calculated}}}:=I_{\alpha_{\text{Load\_dumy}}};
I_{\beta_{\text{Load\_Calculated}}}:=I_{\beta_{\text{Load\_dumy}}};
I_{d_{\text{Load}}}:=I_{\alpha_{\text{Load\_Calculated}}}\cos_{\text{source}}+I_{\beta_{\text{Load\_Calculated}}}\sin_{\text{source}};
I_{q_{\text{Load}}}:=-I_{\alpha_{\text{Load\_Calculated}}}\sin_{\text{source}}+I_{\beta_{\text{Load\_Calculated}}}\cos_{\text{source}};
P_{\text{Load}}:=V_{\alpha_{\text{source\_Calculated}}}I_{\alpha_{\text{Load\_Calculated}}}+V_{\beta_{\text{source\_Calculated}}}I_{\beta_{\text{Load\_Calculated}}};
Q_{\text{Load}}:=-V_{\beta_{\text{source\_Calculated}}}I_{\alpha_{\text{Load\_Calculated}}}+V_{\alpha_{\text{source\_Calculated}}}I_{\beta_{\text{Load\_Calculated}}};
S_{\text{Load}}:=\sqrt{(P_{\text{Load}})^2+(Q_{\text{Load}})^2};
I_{\text{Amp}}:=\sqrt{(I_{d_{\text{Conv\_out\_LS}}}^2+I_{q_{\text{Conv\_out\_LS}}}^2)};
P_{\text{Load\_dumy}}:=V_{\alpha_{\text{source\_Calculated}}}I_{\alpha_{\text{Load\_dumy}}}+V_{\beta_{\text{source\_Calculated}}}I_{\beta_{\text{Load\_dumy}}};
Q_{\text{Load\_dumy}}:=-V_{\beta_{\text{source\_Calculated}}}I_{\alpha_{\text{Load\_dumy}}}+V_{\alpha_{\text{source\_Calculated}}}I_{\beta_{\text{Load\_dumy}}}+
Valpha_source_Calculated*I_beta_Load_dumy;
S_Load_dumy:=sqrt(P_Load_dumy^2+Q_Load_dumy^2);}

**G.4 Three-phase inverter equation block**

INTERN EQU

\[
\begin{align*}
V_{\alpha_{TfSec}} &= \sqrt{2/3} (V_{AC_{TfSec}.V} - (1/2) V_{BC_{TfSec}.V}) \\
V_{\beta_{TfSec}} &= \sqrt{2/3} (\sqrt{3/4} V_{BC_{TfSec}.V}) \\
\theta_{TfSec} &= \arctan2(V_{\alpha_{TfSec}}, V_{\beta_{TfSec}}) \\
\theta_{Conv} &= \theta_{PLL.VAL} \\
\sin\theta &= \sin(\theta_{Conv}) \\
\cos\theta &= \cos(\theta_{Conv}) \\
V_{d_{TfSec}} &= V_{\alpha_{TfSec}} \cos\theta + V_{\beta_{TfSec}} \sin\theta \\
V_{q_{TfSec}} &= -V_{\alpha_{TfSec}} \sin\theta + V_{\beta_{TfSec}} \cos\theta \\
V_{\alpha_{Conv}} &= \sqrt{2/3} (V_{AC_{Conv}.V} - (1/2) V_{BC_{Conv}.V}) \\
V_{\beta_{Conv}} &= \sqrt{2/3} (\sqrt{3/4} V_{BC_{Conv}.V}) \\
V_{d_{Conv}} &= V_{\alpha_{Conv}} \cos\theta + V_{\beta_{Conv}} \sin\theta \\
V_{q_{Conv}} &= -V_{\alpha_{Conv}} \sin\theta + V_{\beta_{Conv}} \cos\theta \\
I_{\alpha_{Conv Inductor}} &= \sqrt{3/2} I_{Inductor.A.I} \\
I_{\beta_{Conv Inductor}} &= \sqrt{3/2} (\sqrt{1/3} I_{Inductor.A.I} + \sqrt{4/3} I_{Inductor.B.I}) \\
I_{d_{Conv Inductor}} &= I_{\alpha_{Conv Inductor}} \cos\theta + I_{\beta_{Conv Inductor}} \sin\theta \\
I_{q_{Conv Inductor}} &= -I_{\alpha_{Conv Inductor}} \sin\theta + I_{\beta_{Conv Inductor}} \cos\theta \\
I_{\alpha_{Conv out LS}} &= \sqrt{3/2} I_{Conv Out A.LS.I} \\
I_{\beta_{Conv out LS}} &= \sqrt{3/2} (\sqrt{1/3} I_{Conv Out A.LS.I} + \sqrt{4/3} I_{Conv Out B.LS.I}) \\
I_{d_{Conv out LS}} &= I_{\alpha_{Conv out LS}} \cos\theta + I_{\beta_{Conv out LS}} \sin\theta \\
I_{q_{Conv out LS}} &= -I_{\alpha_{Conv out LS}} \sin\theta + I_{\beta_{Conv out LS}} \cos\theta \\
I_{\alpha_{Conv out HS Actual}} &= \sqrt{3/2} I_{Conv Out A.HS.I} \\
\end{align*}
\]

261
I_{\beta conv\_out\_HS\_Actual}:=\sqrt{3/2}\times(\sqrt{1/3}\times I_{\text{Conv\_Out\_A\_HS\_I}}+\sqrt{4/3}\times I_{\text{Conv\_Out\_B\_HS\_I}}) ;
I_{d\_Conv\_out\_HS\_Actual}:=I_{\text{alpha\_Conv\_out\_HS\_Actual}}\times\cos\_source+I_{\beta conv\_out\_HS\_Actual}\times\sin\_source ;
I_{q\_Conv\_out\_HS\_Actual}=-I_{\text{alpha\_Conv\_out\_HS\_Actual}}\times\sin\_source +I_{\beta conv\_out\_HS\_Actual}\times\cos\_source ;
P_{\text{Conv\_LS}}:=V_{\text{alpha\_TfSec}}\times I_{\text{Conv\_out\_LS}} +V_{\text{beta\_TfSec}}\times I_{\beta conv\_out\_LS} ;
Q_{\text{Conv\_LS}}=-V_{\text{beta\_TfSec}}\times I_{\text{Conv\_out\_LS}} +V_{\text{alpha\_TfSec}}\times I_{\beta conv\_out\_LS} ;
P_{\text{Conv\_HS\_Actual}}:=V_{\text{alpha\_source\_Calculated}}\times I_{\text{Conv\_out\_HS\_Actual}}
+V_{\text{beta\_source\_Calculated}}\times I_{\beta conv\_out\_HS\_Actual} ;
Q_{\text{Conv\_HS\_Actual}}=-V_{\text{beta\_source\_Calculated}}\times I_{\text{Conv\_out\_HS\_Actual}}
+V_{\text{alpha\_source\_Calculated}}\times I_{\beta conv\_out\_HS\_Actual} ;
S_{\text{Conv\_HS\_Actual}}:=\sqrt{(P_{\text{Conv\_HS\_Actual}})^2+(Q_{\text{Conv\_HS\_Actual}})^2) ;
S_{\text{Conv\_LS}}:=\sqrt{(P_{\text{Conv\_LS}})^2+(Q_{\text{Conv\_LS}})^2} ;
theta\_Current\_LS\_to\_HS:=\theta\_Current\_LS+\text{angle\_rad} ;
\text{angle\_rad}:=\text{rad}(30) ;
\text{PLLCos}:=55.4\times\cos(\theta\_PLL\_VAL) ;
\text{PLLSin}:=55.4\times\sin(\theta\_PLL\_VAL) ;
theta\_Current\_LS:=\text{atan2}(I_{\text{alpha\_Conv\_out\_LS}},I_{\beta conv\_out\_LS}) ;
theta\_Current\_HS\_Actual:=\text{atan2}(I_{\text{alpha\_Conv\_out\_HS\_Actual}},I_{\beta conv\_out\_HS\_Actual}) ;
\text{Magnitude\_I\_LS}:=\sqrt{(I_{\text{alpha\_Conv\_out\_LS}})^2+(I_{\beta conv\_out\_LS})^2} ;
I_{\text{alpha\_Conv\_out\_LS\_Calculated\_PhaseShifted}}:=\text{Magnitude\_I\_LS}\times\cos(\theta\_Current\_LS\_to\_HS) ;
I_{\beta conv\_out\_LS\_Calculated\_PhaseShifted}:=\text{Magnitude\_I\_LS}\times\sin(\theta\_Current\_LS\_to\_HS) ;
I_{\text{alpha\_Conv\_out\_HS\_Calculated}}:=I_{\text{alpha\_Conv\_out\_LS\_Calculated\_PhaseShifted}}
/(\text{turn\_ratio}\times\text{sqrt}(3)) ;
I_beta_ConY_out_HS_Calculated:=I_beta_ConY_out_LS_Calculated_PhaseShifted/(turn_ratio*sqrt(3));
P_Conv_HS_Calculated:=Valpha_source_Calculated*I_alpha_ConY_out_HS_Calculated +Vbeta_source_Calculated*I_beta_ConY_out_HS_Calculated;
Q_Conv_HS_Calculated:=-Vbeta_source_Calculated*I_alpha_ConY_out_HS_Calculated +Valpha_source_Calculated*I_beta_ConY_out_HS_Calculated;
S_Conv_HS_Calculated:=sqrt(P_Conv_HS_Calculated^2+Q_Conv_HS_Calculated^2);

G.5 SVPWM equation block

INTERN EQU {
    Valpha_pwm1:= Vd_pwm.VAL *costheta-Vq_pwm.VAL *sintheta;
    Vbeta_pwm1:= Vd_pwm.VAL *sintheta+Vq_pwm.VAL *costheta;
    Valpha:=Valpha_pwm1;
    Vbeta:=Vbeta_pwm1;
    Vabs_alpha:=abs(Valpha);
}

Sector Selection

IF( Vbeta>=0 )
{
    IF(Vbeta>=tan(rad(60))*Vabs_alpha)
    {
        sector:=2;
    }
    ELSE IF(Vbeta<tan(rad(60))*Vabs_alpha)
    {
        IF(Valpha>=0)
        {
            sector:=1;
        }
    }
}
ELSE IF (Vbeta<0)
{
    IF(Vbeta<=-tan(rad(60))*Vabs_alpha )
    {
        sector:=5;
    }
    ELSE IF(Vbeta>-tan(rad(60))*Vabs_alpha )
    {
        IF(Valpha>=0)
        {
            sector:=6;
        }
        ELSE
        {
            sector:=4;
        }
    }
}

Period:=TRIANG1.TPERIO ;
Vdc:= V_DC.V; ;
IF (sector=1)
{
    t1:=(Period/(2*Vdc))*(sqrt(3/2)*Valpha-sqrt(1/2)*Vbeta);
    t2:=(Period/(2*Vdc))*(sqrt(2)*Vbeta);
    IF((t1+t2>(Period/2))
    {
        t1new:=(t1*(Period/2))/(t1+t2);
        t2new:=(t2*(Period/2))/(t1+t2);
        overmod:=1;
        t1:=t1new;
        t2:=t2new;
    }
    ELSE
    {
        overmod:=0;
    }
}
t0:=(Period/2)-(t1+t2);
Aref:=t0/2+t2+t1;
Bref:=t0/2+t2;
Cref:=t0/2;

ELSE IF (sector=2)
{
    t2:=(Period/(2*Vdc))*(sqrt(3/2)*Valpha+sqrt(1/2)*Vbeta);
    t3:=(Period/(2*Vdc))*(-sqrt(3/2)*Valpha+sqrt(1/2)*Vbeta);
    IF((t2+t3>(Period/2))
    {
        t2new:=(t2*(Period/2))/(t2+t3);
        t3new:=(t3*(Period/2))/(t2+t3);
    }
overmod:= 1;
t2:= t2new;
t3:= t3new;
}
ELSE
{
  overmod:= 0;
}
t0:= (Period / 2) - (t2 + t3);
Bref:= t0/2 + t2 + t3;
Aref:= t0/2 + t2;
Cref:= t0/2;

ELSE IF (sector=3)
{
  t3:= (Period/(2*Vdc))*(sqrt(2)*Vbeta);
t4:= (Period/(2*Vdc))*(-sqrt(3/2)*Valpha-sqrt(1/2)*Vbeta);
IF((t3+t4)>(Period /2))
{
  t3new:=(t3*(Period /2))/(t3+t4);
t4new:=(t4*(Period /2))/(t3+t4);
  overmod:= 1;
t3:= t3new;
t4:= t4new;
}
ELSE
{
  overmod:= 0;
}
t0:= (Period /2) - (t3 + t4);
Bref:=t0/2+t4+t3;
Cref:= t0/2+t4;
Aref:=t0/2;

ELSE IF (sector=4)
{
t4:=(Period/(2*Vdc))*(-sqrt(3/2)*Valpha+sqrt(1/2)*Vbeta);
t5:=(Period/(2*Vdc))*(-sqrt(2)*Vbeta);
IF((t4+t5)>(Period /2))
{
    t4new:=(t4*(Period /2))/(t4+t5);
    t5new:=(t5*(Period /2))/(t4+t5);
    overmod:=1;
    t4:=t4new;
    t5:=t5new;
}
ELSE
{
    overmod:=0;
}
t0:=(Period /2)-(t4+t5);
Cref:=t0/2+t4+t5;
Bref:= t0/2+t4;
Aref:=t0/2;
}

ELSE IF (sector=5)
{
t5:=(Period/(2*Vdc))*(-sqrt(3/2)*Valpha-sqrt(1/2)*Vbeta);
t6:=(Period/(2*Vdc))*(sqrt(3/2)*Valpha-sqrt(1/2)*Vbeta);
IF((t5+t6)>(Period/2))
{
  t5new:=(t5*(Period/2))/(t5+t6);
  t6new:=(t6*(Period/2))/(t5+t6);
  overmod:=1;
  t5:=t5new;
  t6:=t6new;
}
ELSE
{
  overmod:=0;
}
t0:=(Period/2)-(t5+t6);
Cref:=t0/2+t6+t5;
Aref:=t0/2+t6;
Bref:=t0/2;

ELSE IF (sector=6)
{
  t6:=(Period/(2*Vdc))*(-sqrt(2)*Vbeta);
  t1:=(Period/(2*Vdc))*(sqrt(3/2)*Valpha+sqrt(1/2)*Vbeta);
  IF((t6+t1)>(Period/2))
  {
    t6new:=(t6*(Period/2))/(t6+t1);
    t1new:=(t1*(Period/2))/(t6+t1);
    overmod:=1;
    t6:=t6new;
    t1:=t1new;
  }
G.6 Peak shaving equations charging and discharging block

INTERN EQU {  
IF( t > 20m)  
{  
  switch:=1;  
  KI_dumy:=11.1111;  
  KP_dumy:=7.37;  
  IF(switch=1)  
  {  
    KP_PLL:=KP_dumy;  
    KI_PLL:=KI_dumy;  
  }  
  S_conv:=4500;  
  Angle:=-acos(PF);  
  //*****************setting the threshold line*****************  
  Thresh:=Thresh_dumy;  
  IF( (S_Load-Thresh) >(S_Load*0.05))  
  {  

269
\[ \text{Thresh\_new} := \text{S\_Load} - (\text{S\_Load} \times 0.05); \]
\[ \text{Thresh\_dumy} := \text{Thresh\_new}; \]

\}

\text{ELSE} \{ \text{Thresh\_new} := \text{Thresh}; \}

\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
\*
Appendix G

98% of the threshold point
and the inverter apparent
power reached the maximum
capacity, then hold it at
maximum capacity.

}\n\}
\}

//****************************Discharging Mode ***********************
IF(S_Load>Thresh_new) //the customer apparent load power is greater than the
threshold line, thus discharge the battery for peak load
shaving
{\nS_conv_dumy:=S_Load-Thresh_new; //this is the apparent power that the
three-phase inverter must deliver
whenever the customer load is above the
threshold point\np:=S_conv_dumy*cos(Angle); //deliver the real power to the three-phase grid
depending on the three-phase grid PF.\nq:=S_conv_dumy*sin(Angle); //deliver the reactive power to the three-phase grid
depending on the three-phase grid PF.\n}\n} ;
APPENDIX H

H Voltage Transducer LV 25-P
Voltage Transducer LV 25-P

For the electronic measurement of voltages: DC, AC, pulsed..., with a galvanic isolation between the primary circuit (high voltage) and the secondary circuit (electronic circuit).

**Electrical data**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>I_{PN}</strong></td>
<td>Primary nominal r.m.s. current</td>
</tr>
<tr>
<td><strong>I_{C}</strong></td>
<td>Primary current, measuring range</td>
</tr>
<tr>
<td><strong>R_{m}</strong></td>
<td>Measuring resistance</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>with ± 12 V</td>
</tr>
<tr>
<td></td>
<td>@ ± 10 mA_{max}</td>
</tr>
<tr>
<td></td>
<td>with ± 15 V</td>
</tr>
<tr>
<td></td>
<td>@ ± 10 mA_{max}</td>
</tr>
<tr>
<td></td>
<td>@ ± 14 mA_{max}</td>
</tr>
<tr>
<td><strong>I_{C}</strong></td>
<td>Secondary nominal r.m.s. current</td>
</tr>
<tr>
<td><strong>K_{N}</strong></td>
<td>Conversion ratio</td>
</tr>
<tr>
<td><strong>V_{C}</strong></td>
<td>Supply voltage (± 5 %)</td>
</tr>
<tr>
<td><strong>I_{C}</strong></td>
<td>Current consumption</td>
</tr>
<tr>
<td><strong>V_{d}</strong></td>
<td>R.m.s. voltage for AC isolation test</td>
</tr>
</tbody>
</table>

**Accuracy - Dynamic performance data**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>X_{d}</strong></td>
<td>Overall Accuracy @ I_{PN}, T_{a} = 25°C</td>
</tr>
<tr>
<td>@ ± 12 .. 15 V</td>
<td>@ ± 15 V (± 5 %)</td>
</tr>
<tr>
<td><strong>E_{L}</strong></td>
<td>Linearity</td>
</tr>
<tr>
<td><strong>I_{0}</strong></td>
<td>Offset current @ I_{C} = 0, T_{a} = 25°C</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>I_{06}</strong></td>
<td>Thermal drift of I_{0}</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>t_{1}</strong></td>
<td>Response time @ 90 % of V_{P,max}</td>
</tr>
</tbody>
</table>

**General data**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>T_{a}</strong></td>
<td>Ambient operating temperature</td>
</tr>
<tr>
<td><strong>T_{g}</strong></td>
<td>Ambient storage temperature</td>
</tr>
<tr>
<td><strong>R_{p}</strong></td>
<td>Primary coil resistance @ T_{a} = 70°C</td>
</tr>
<tr>
<td><strong>R_{s}</strong></td>
<td>Secondary coil resistance @ T_{a} = 70°C</td>
</tr>
<tr>
<td><strong>m</strong></td>
<td>Mass</td>
</tr>
<tr>
<td><strong>Standards</strong></td>
<td></td>
</tr>
</tbody>
</table>

**Features**

- Closed loop (compensated) voltage transducer using the Hall effect
- Insulated plastic case recognized according to UL 94-V0.

**Principle of use**

- For voltage measurements, a current proportional to the measured voltage must be passed through an external resistor R, which is selected by the user and installed in series with the primary circuit of the transducer.

**Advantages**

- Excellent accuracy
- Very good linearity
- Low thermal drift
- Low response time
- High bandwidth
- High immunity to external interference
- Low disturbance in common mode.

**Applications**

- AC variable speed drives and servo motor drives
- Static converters for DC motor drives
- Battery supplied applications
- Uninterruptible Power Supplies (UPS)
- Power supplies for welding applications.

**Notes**:  
1) Between primary and secondary  
2) R = 25 kΩ (L/R constant, produced by the resistance and inductance of the primary circuit)  
3) A list of corresponding tests is available
Dimensions LV 25-P (in mm. 1 mm = 0.0394 inch)

### Bottom view

- 26 x 15.24
- 2 x φ 0.635 mm
- 2 x 7.62
- 4 +/− 0.3
- 16.65
- 4.5 +/− 0.3

### Right view

- 29.2
- 21.2
- 3 x φ 1 mm
- 20.32
- 0.635 x 0.635 mm

### Top view

- 20.95
- 15.1

### Back view

- 2 x 7.62
- 4 +/− 0.3
- 26
- 15.24
- 2 x φ 0.635 mm

### Secondary terminals

- Terminal + : supply voltage + 12 .. 15 V
- Terminal M : measure
- Terminal - : supply voltage - 12 .. 15 V

### Connection

- Is is positive when \( V_p \) is applied on terminal +HT.

### Remarks

- \( I_p \) is positive when \( V_p \) is applied on terminal +HT.
- This is a standard model. For different versions (supply voltages, turns ratios, unidirectional measurements...), please contact us.

### Mechanical characteristics

- General tolerance: ± 0.2 mm
- Fastening & connection of primary: 2 pins, 0.635 x 0.635 mm
- Fastening & connection of secondary: 3 pins ø 1 mm
- Recommended PCB hole: 1.2 mm

### Instructions for use of the voltage transducer model LV 25-P

Primary resistor \( R_1 \): the transducer’s optimum accuracy is obtained at the nominal primary current. As far as possible, \( R_1 \) should be calculated so that the nominal voltage to be measured corresponds to a primary current of 10 mA.

Example: Voltage to be measured \( V_{in} = 250 \) V

a) \( R_1 = 25 \) kΩ/2.5 W, \( I_p = 10 \) mA
   Accuracy = ± 0.8 % of \( V_{in} \) (@ \( T_A = +25^\circC \))

b) \( R_1 = 50 \) kΩ/1.25 W, \( I_p = 5 \) mA
   Accuracy = ± 1.6 % of \( V_{in} \) (@ \( T_A = +25^\circC \))

Operating range (recommended): taking into account the resistance of the primary windings (which must remain low compared to \( R_1 \), in order to keep thermal deviation as low as possible) and the isolation, this transducer is suitable for measuring nominal voltages from 10 to 500 V.

LEM reserves the right to carry out modifications on its transducers, in order to improve them, without previous notice.
APPENDIX I

1. DSP board and interface circuit diagram
APPENDIX J

J  C-language PLL PI-based controller algorithm code
PLL_C_code.c

/************************************************************************/
/* written by Antonio Conellio */
/* Date: NOV 2006 */
/* Title: PLL PI-based control */
/* */
/* Comments: */
/* This code implements phase-locked loop PI control */
/* for a three-phase inverter. */
/* The function of the controller is to produce */
/* the three-phase inverter phase and synchronize with */
/* the three-phase grid phase. */
/* */
/************************************************************************/

/*Initialising pointers*/
volatile unsigned int *COMCONA = (volatile unsigned int *) Ox7411;
volatile unsigned int *GPTCONA = (volatile unsigned int *) Ox7400;
volatile unsigned int *ACTRA = (volatile unsigned int *) Ox7413;
volatile unsigned int *DBTCONA = (volatile unsigned int *) Ox7415;
volatile unsigned int *CMPRI = (volatile unsigned int *) Ox7417;
volatile unsigned int *CMPR2 = (volatile unsigned int *) Ox7418;
volatile unsigned int *CMPR3 = (volatile unsigned int *) Ox7419;
volatile unsigned int *TICON = (volatile unsigned int *) Ox7404;
volatile unsigned int *T2CON = (volatile unsigned int *) Ox7408;
volatile unsigned int *TIPR = (volatile unsigned int *) Ox7403;
volatile unsigned int *TICNT = (volatile unsigned int *) Ox7407;
volatile unsigned int *T2PR = (volatile unsigned int *) Ox7407;
volatile unsigned int *MCRA = (volatile unsigned int *) Ox7090;
volatile unsigned int *MCRB = (volatile unsigned int *) Ox7092;
volatile unsigned int *MCRC = (volatile unsigned int *) Ox7094;
volatile unsigned int *PADATDIR = (volatile unsigned int *) Ox7098;
volatile unsigned int *PCDATDIR = (volatile unsigned int *) Ox709C;
volatile unsigned int *PFDATDIR = (volatile unsigned int *) Ox7096;
volatile unsigned int *EVAIMRA = (volatile unsigned int *) Ox742C;
volatile unsigned int *IMR = (volatile unsigned int *) Ox0004;
volatile unsigned int *IFR = (volatile unsigned int *) Ox0006;
volatile unsigned int *EVAIFRA = (volatile unsigned int *) Ox742F;
volatile unsigned int *SPICCR = (volatile unsigned int *) Ox7040;
volatile unsigned int *SPICTL = (volatile unsigned int *) Ox7041;
volatile unsigned int *SPISTS = (volatile unsigned int *) Ox7042;
volatile unsigned int *SPIBRR = (volatile unsigned int *) Ox7044;
volatile unsigned int *SPIXEMU = (volatile unsigned int *) Ox7046;
volatile unsigned int *SPIXBUF = (volatile unsigned int *) Ox7048;
volatile unsigned int *SPIDAT = (volatile unsigned int *) Ox7049;
volatile unsigned int *SPIPRI = (volatile unsigned int *) Ox704F;
volatile unsigned int *SCSRI = (volatile unsigned int *) Ox7018;
volatile unsigned int *ADCTRL1 = (volatile unsigned int *) Ox70A0;
volatile unsigned int *ADCTRL2 = (volatile unsigned int *) Ox70A1;
volatile unsigned int *MAXCONV = (volatile unsigned int *) Ox70A2;
volatile unsigned int *CHSELSEQ1 = (volatile unsigned int *) Ox70A3;
volatile unsigned int *CHSELSEQ2 = (volatile unsigned int *) Ox70A4;
volatile unsigned int *CHSELSEQ3 = (volatile unsigned int *) Ox70A5;
volatile unsigned int *CHSELSEQ4 = (volatile unsigned int *) Ox70A6;
volatile unsigned int *AUTO_SEQ_SR = (volatile unsigned int *) Ox70A7;
volatile unsigned int *RESULT1 = (volatile unsigned int *) Ox70A8;
volatile unsigned int *RESULT2 = (volatile unsigned int *) Ox70A9;
volatile unsigned int *RESULT3 = (volatile unsigned int *) Ox70AA;
volatile unsigned int *RESULT4 = (volatile unsigned int *) Ox70AC;
volatile unsigned int *RESULT5 = (volatile unsigned int *) Ox70AD;
volatile unsigned int *RESULT6 = (volatile unsigned int *) Ox70AE;
PLL_C_code.c

volatile unsigned int *RESULT7 = (volatile unsigned int *) 0x70AF;
volatile unsigned int *RESULT8 = (volatile unsigned int *) 0x70B0;
volatile unsigned int *RESULT9 = (volatile unsigned int *) 0x70B1;
volatile unsigned int *RESULT10 = (volatile unsigned int *) 0x70B2;
volatile unsigned int *RESULT11 = (volatile unsigned int *) 0x70B3;
volatile unsigned int *RESULT12 = (volatile unsigned int *) 0x70B4;
volatile unsigned int *RESULT13 = (volatile unsigned int *) 0x70B5;
volatile unsigned int *RESULT14 = (volatile unsigned int *) 0x70B6;
volatile unsigned int *RESULT15 = (volatile unsigned int *) 0x70B7;
volatile unsigned int *CALIBRATION = (volatile unsigned int *) 0x70B8;

/*initializing variables*/

/*------------------------------------------------------------------------------------
Initialization of integers for DAC
--------------------------------------------------------------------------------------------*/
int DAC1,DAC2,DAC3,DAC4,DAC5,DAC6,DAC7,DAC8,i,j;

/*------------------------------------------------------------------------------------
Initialization of integers for input values
--------------------------------------------------------------------------------------------*/
int num,thou,hund,ten,unit,A_test,B_test;

long int counter1;

int Vac,Vbc,VA,Vb,ia_L,ib_L,ia_o,ib_o,DCBus,pot1,pot2,theta,zeta,power_angle,Theta,ma,Angle_flag,theta_grid_off;

long int DCSUSRealv,vaRealv,vbRealv,IARealv_L,IARealv_o,IBRealv_L,IBRealv_o,Vd,Vq,Valpha_grid_off;

/*------------------------------------------------------------------------------------
PLL Variable
--------------------------------------------------------------------------------------------*/
int err_k1_PLL,err_k_PLL,err_PLL,U_k2_PLL,U_PLL,U_k1_PLL,Step_point_PLL,Y_k1_PLL,Y_PLL,w,
int Fdbck_PLL,I,err_P,U_PLL_MAX,U_PLL_MIN,theta_PLL_diff,a,Ud,Y_PLL1;

/*--------------------------------------------------------------------------------------------
Clark Transform variables
----------------------------------------------------------------------------------------------*/
long int Valpha,Vbeta,IAalpha_L,IBbeta_L,IAalpha_o,IBbeta_o;

/*--------------------------------------------------------------------------------------------
Parke Transform variables
----------------------------------------------------------------------------------------------*/
PLL_c_code.c

long int Vd_grid,Vq_grid,Vd_Conv_Transf,Vq_Conv_Transf;

initialising variables for PWM

int Angle,angled,angleq,sector,A,B,C,D,swfr,Aref,Bref,Cref,overmod,valpha_dumy,valpha_dumy_off,vbeta_dumy,vbeta_dumy_off,thetacos,thetacos1,sintheta,costheta,sintheta1,costheta1;

long int angledtemp,period,temp,VdRef,VqRef,VdRefAbs,t0,t1,t2,t1new,t2new,ModIndex,samplecount,counter,vd_inv,vq_inv;

extern int sine(); /*calling up a look up table sine function*/
extern int atan(); /*calling up a look up table arctan function*/

starting point for the interrupters

interrupt void Test1(void)
{
}

Subroutine to calculate the inverse tan of an angle.
Input to subroutine are valpha and vbeta.

int arctan(int Re, int Im)
{
    int yl;
    if (Re==0) Re = 1;
    if (Im==0) Im = 1;
    if ((Re>0) & (Im>0)) /* Sektor 1 */
    {
        if (Re==Im) {yl = atan((127*Im/Re));} else {yl = 255 - atan((127*Re/Im));}
        return(yl);
    }
    if ((Im>0) & (Re<0)) /* Sektor 2 */
    {
        if (-Re==Im) {yl = 511 - atan(127*Im/(-Re));} else {yl = 255 + atan(-127*Re/Im);}
        return(yl);
    }
    if ((Im<0) & (Re<0)) /* Sektor 3 */
    {
        if (-Re==Im) {yl = 511 + atan(127*Im/Re);}
        else {yl = 767 - atan(127*Re/Im);}
        return(yl);
    }
    if ((Im<0) & (Re>0)) /* Sektor 4 */
    {
        if (-Im==Re) {yl = 767 + atan(127*Re/(-Im));}
        else {yl = 1023 - atan(-127*Im/Re);}
        return(yl);
    }
}
interrupt void GPT1_underflow(void)
{
    *PFDATDIR &= 0xFFFFB;
    
    bit 15
    1; Reserved
    
    bits 14-8  111-1111;
    FnDIR 0 Configure
    corresponding pin as an input
    1 Configure
    corresponding pin as an output
    
    bit 7
    1; Reserved
    
    bits 6-0  111-1011;
    IOPFn
    is read as a low
    If FnDIR = 0, then:
    0 Corresponding I/O pin
    1 Corresponding I/O pin
    is read as a high
    If FnDIR = 1, then:
    0 Set corresponding I/O
    1 Set corresponding I/O
    
    pin low
    
    pin high
    
    *CHSELSEQ1 = 0x98A4; /*adc_channel12:RESULT3,4:RESULT2,adc_channel11:RESULT1,adc_channel10:RESULT0*/
    *CHSELSEQ2 = 0x0005;
    *ADCTRL2 |= 0x2000;
    while(ADCTRL2 && 0x0200 == 0x0000) {};
    *ADCTRL2 |= 0x0200;
    
    Va = *RESULT2;
    Va = Va>>6;
    Va &= 0x03FF;
    
    Vb = *RESULT3;
    Vb = Vb>>6;
    Vb &= 0x03FF;
    
    pot1 = *RESULT4;
pot1 = pot1>>6;
pot1 &= 0x03FF;
    
    pot2 = *RESULT0;
pot2 = pot2>>6;
```c
PLL_C_code.c

pot2 &= 0x03FF;
DCBus = *RESULT1;
DCBus = DCBus>>6;
DCBus &= 0x03FF;

power_angle = pot2-500;/*angle between d-q and alpha-beta plane*/
ma = pot1;

/*---------------------------------------------

scaling down to zero reference to remove offset
---------------------------------------------*/

Va = va-512;
Vb = vb-512;

/*---------------------------------------------

converting back to real (analogue) values
---------------------------------------------*/

DCBusRealV = ((long int)DCBus*3904)/32768; /*Rin=12.2kohm; Ro=132ohms; Q15*/
DCBusSum = DCBusSum + DCBusRealV;
if(samplecount == 256) /* to average the DC voltage*/ {
    DCBusAvg = DCBusSum/256;
    DCBusSum = 0;
    samplecount = 0;
}

VaRealV = ((long int)Va*5600)/32768; /* 5600/32768, Q15: conversion factor from
LEM measurements */
VbRealV = ((long int)Vb*5600)/32768;/*Rin=54kohms ; Ro= 317ohms */

/*---------------------------------------------

Clarke Transform
---------------------------------------------*/

valpha = (VaRealV*13377)/16384-(VbRealV*6688)/16384; /*(13377/16384)=sqrt(2/3),
secondly they limitations of the value(-32767 to 32768) is overflow due to
the multiplication with the fractions number. therefore a technique call typecasting must be
done to temporaly change the integer to long for calculation purpose otherwise
valuable information is lost*/
```
```c
PLL_c_code.c

(6688/16384)=1/sqrt(6); Vbeta=(vbetaReal*11585)/16384; /*14189/16384=sqrt(3)/2; 9459/16384=sqrt(3)/3; 11585/16384=sqrt(2)/2*/

/*----------------------------------------------------------*/
Calculation of the grid Angle From the grid Valpha and Vbeta

/*----------------------------------------------------------*/
/*******phase angle for parke transform*************/
valpha_dumy=(int)Valpha/4;
vbeta_dumy= (int)Vbeta/4;
theta = arctan(valpha_dumy,vbeta_dumy);
if(theta>1023) theta=theta-1023;
if(theta<0) theta=theta+1023;

/*----------------------------------------------------------*/
Calculation of the grid Bd and Bq

/*----------------------------------------------------------*/
/*******Parke Transform***************/
sinthetal=sine(theta); /* define sine(theta) once in the code at this point*/
thetacos1=theta+256; /*phase shift the angle theta by 90 degree*/
if(thetacos1>1023) thetacos1=thetacos1-1023; /*prevent angle to go more than 1024, which is equivalent to 360 degree*/
if(thetacos1<0) thetacos1=thetacos1+1023; /*prevent angle to go negative because the sine look up table function only accept values from 0 to 1024*/
costheta1=sine(thetacos1); /* define cos (theta) once in the code at this point*/
vd_grid= (valpha*(long int)costheta1)/1024+(vbeta*(long int)sintheta1)/1024; /*vd and vq of the grid*/
vq_grid=-(valpha*(long int)sintheta1)/1024+(vbeta*(long int)costheta1)/1024;

/*----------------------------------------------------------*/
Phase Locked Loop Controller with PI controller

/*----------------------------------------------------------*/
theta_PLL_diff=y_PLL-theta;
if(theta_PLL_diff>1023) theta_PLL_diff=theta_PLL_diff-1023;
if(theta_PLL_diff<0) theta_PLL_diff=theta_PLL_diff+1023;
Fdbck_PLL= sine(theta_PLL_diff);
err_k_PLL=Step_point_PLL-Fdbck_PLL; /* error calculation*/

U_PLL=(int)((23580*(long int)err_k_PLL)/1024; /*proportional only*/
if(U_PLL>32766) U_PLL=32766; /*U_PLL_MAX*/
else if(U_PLL<32767) U_PLL=32767; /*U_PLL_MIN*/
```
PLL_C_code.c

Y_PLL=(int)((66*(long int)U_PLL)/32768+(long int)Y_k1_PLL); /*The function represent the intregal part in discrite form. Y_PLL represents the inverter phase angle*/

if(Y_PLL>1023) Y_PLL=Y_PLL-1023;
if(Y_PLL<0) Y_PLL=Y_PLL+1023;

B_test=sine(Y_PLL);
A_test=sine(theta);
err_k1_PLL=err_k_PLL;/*previous error*/
U_k1_PLL=U_PLL;
Y_k1_PLL=Y_PLL;

/*-----------------------------------------------------------------------------------*/
Park Transform
-----------------------------------------------------------------------------------------------*/

/*this pieace of code its function is to control the inverter power angle by controlling a potentiometer*/
if(power_angle > 200) power_angle = 200;
if(power_angle < -200) power_angle = -200;

 Theta=Y_PLL+power_angle;/*
Theta=Y_PLL;

if(Theta>1023) Theta=Theta-1023;
if(Theta<0) Theta=Theta+1023;
sintheta=sine(Theta);
thetacos=Theta+256;
if(thetacos>1023) thetacos=thetacos-1023;
if(thetacos<0) thetacos=thetacos+1023;
costheta=sine(thetacos);
v_{d\_conv\_transf}=(valpha*(long int)costheta)/1024+(vbeta*(long int)sintheta)/1024;
v_{q\_conv\_transf}=-(valpha*(long int)sintheta)/1024+(vbeta*(long int)costheta)/1024;

v_{d\_inv}=v_{d\_conv\_transf}*(long int)costhetal)/1024-(v_{q\_conv\_transf}*(long int)sinthetal)/1024;
v_{q\_inv}=v_{d\_conv\_transf}*(long int)sinthetal)/1024+(v_{q\_conv\_transf}*(long int)costhetal)/1024;

*************************************************************************/

Achieve Power Quality Measurement System

Print Date: 2023-06-23

Rex Grading: 10/10

Teaching Name: Professor

University of Cape Town
PLL_C_code.c

/**** this piece of code its function is to control the magnitude of inverter voltage by controlling a potentiometer ****/
/*if (ma>804) ma=804;
VdRef = (ma*vd_inv)/512;
VqRef = (ma*vq_inv)/512;

************************************************************************************
************************************

vdRef = vd_inv;
vqRef = vq_inv;

/*-----------------------------------------------------------------------------------
searching for the sectors
-----------------------------------------------------------------------------------------------*/

if(VdRef >= 0) A = 1;
else A = 0;
if(VqRef >= 0) B = 1;
else B = 0;

if(VdRef < 0) VdRefAbs = -VdRef;
if(VqRef >= ((14189*VdRefAbs)/8192)) C = 1; /* Vq=Vd*tan(60)*/
else C = 0;
if(VqRef <= -(14189*VdRefAbs)/8192)) D = 1;
else D = 0;

if((B == 1) && (C == 0) && (A == 1)) sector = 1;
if((B == 1) && (C == 1)) sector = 2;
if((B == 0) && (D == 0) && (A == 0)) sector = 3;
if((B == 0) && (D == 1)) sector = 4;
if((B == 0) && (D == 0) && (A == 1)) sector = 6;

/*-----------------------------------------------------------------------------------
Calculation of the Duty cycles
-----------------------------------------------------------------------------------------------*/

if(sector == 1)
{
t1 = ((VdRef - (591*VqRef)/1024)*swfr)/DCBusAvg;
t2 = (((591*VqRef)/512)*swfr)/DCBusAvg;
if((t1 + t2) > swfr)
{
t1new = (t1*swfr)/(t1 + t2);
t2new = (t2*swfr)/(t1 + t2);
overmod = 1;
t1 = t1new;
t2 = t2new;
}
else overmod = 0;
t0 = swfr - (t1 + t2);
Aref = t0/2 + t1 + t2;
Bref = t0/2 + t2;
Cref = t0/2;
}

if(sector == 2)
PLL_C_code.c
t1 = ((VdRef + (591*VqRef)/1024)*swfr)/DCBusAvg;
t2 = ((-VdRef + (591*VqRef)/1024)*swfr)/DCBusAvg;
if((t1 + t2) > swfr)
{
    t1new = (t1*swfr)/(t1 + t2);
t2new = (t2*swfr)/(t1 + t2);
    overmod = 1;
    t1 = t1new;
    t2 = t2new;
}
else overmod = 0;
t0 = swfr - (t1 + t2);
Bref = t0/2 + t1 + t2;
Aref = t0/2 + t1;
Cref = t0/2;

if(sector == 3)
{
t1 = (((591*VqRef)/512)*swfr)/DCBusAvg;
t2 = ((-(591*VqRef)/512)*swfr)/DCBusAvg;
if((t1 + t2) > swfr)
{
    t1new = (t1*swfr)/(t1 + t2);
t2new = (t2*swfr)/(t1 + t2);
    overmod = 1;
    t1 = t1new;
    t2 = t2new;
}
else overmod = 0;
t0 = swfr - (t1 + t2);
Bref = t0/2 + t1 + t2;
Cref = t0/2 + t2;
Aref = t0/2;
}
if(sector == 4)
{
t1 = (((-VdRef + (591*VqRef)/1024)*swfr)/DCBusAvg;
t2 = (((-591*VqRef)/512)*swfr)/DCBusAvg;
if((t1 + t2) > swfr)
{
    t1new = (t1*swfr)/(t1 + t2);
t2new = (t2*swfr)/(t1 + t2);
    overmod = 1;
    t1 = t1new;
    t2 = t2new;
}
else overmod = 0;
t0 = swfr - (t1 + t2);
Cref = t0/2 + t1 + t2;
Bref = t0/2 + t1;
Aref = t0/2;
}
if(sector == 5)
{
t1 = (((-VdRef - (591*VqRef)/1024)*swfr)/DCBusAvg;
t2 = (((VdRef - (591*VqRef)/1024)*swfr)/DCBusAvg;
if((t1 + t2) > swfr)
{
    t1new = (t1*swfr)/(t1 + t2);
t2new = (t2*swfr)/(t1 + t2);
    overmod = 1;
    t1 = t1new;
    t2 = t2new;
}
else overmod = 0;
t0 = swfr - (t1 + t2);
Cref = t0/2 + t1 + t2;
Aref = t0/2 + t2;
Bref = t0/2;
PLL_c_code.c

if(sector == 6)
{
    t1 = ((-591*vqRef)/512)*swfr)/DCBusAvg;
    t2 = ((vdRef + (591*vqRef)/1024)*swfr)/DCBusAvg;
    if(t1 + t2 > swfr)
    {
        t1new = (t1*swfr)/(t1 + t2);
        t2new = (t2*swfr)/(t1 + t2);
        overmod = 1;
        t1 = t1new;
        t2 = t2new;
    }
    else overmod = 0;
    t0 = swfr - (t1 + t2);
    Aref = t0/2 + t1 + t2;
    Cref = t0/2 + t1;
    Bref = t0/2;
}

/*-----------------------------------------------
generting switch signal
-----------------------------------------------*/

*CMPR1 = Aref;
*CMPR2 = Bref;
*CMPR3 = Cref;

/*-----------------------------------------------
sending data to DAC for debugging purposes
-----------------------------------------------*/

DAC1 = (Va/2+512)/4;
DAC1 &= 0x0FFF; /*clear DAC1*/
DAC1 |= 0x0000;
*spitxbuf = DAC1; /*store the next character to be transmitted*/
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC2 = (vb/2+512)/4;
DAC2 &= 0x0FFF;
DAC2 |= 0x2000;
*spitxbuf = DAC2; /*store the next character to be transmitted*/
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC3 = valpha/2+62;
DAC3 &= 0x0FFF;
DAC3 |= 0x4000;
*spitxbuf = DAC3; /*store the next character to be transmitted*/
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC4 = vbeta/2+62;
DAC4 = DAC4<<4;
DAC4 &= 0x0FFF;
DAC4 |= 0x6000;
*SPITXBUF = DAC4;
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC5 = VaRealv/2+87;
DAC5 = DAC5<<4;
DAC5 &= 0x0FFF;
DAC5 |= 0x8000;
*SPITXBUF = DAC5;
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC6 = vbRealv/2+87;
DAC6 = DAC6<<4;
DAC6 &= 0x0FFF;
DAC6 |= 0xA000;
*SPITXBUF = DAC6;
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC7 = DCBusRealv;
DAC7 = DAC7<<4;
DAC7 &= 0x0FFF;
DAC7 |= 0xC000;
*SPITXBUF = DAC7;
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;
DAC8 = DBCBusAvg;
DAC8 = DAC8<<4;/*multiply by 2^4*/
DAC8 &= 0x0FFF;
DAC8 |= 0xE000;
*SPITXBUF = DAC8;
for (i=0; i<4; i++) {}
*PCDATDIR &= 0x0FFDF;
*PCDATDIR |= 0x0020;

if(samplecount < 30000) samplecount++;

*EVAIFRA |= 0x0200;
*PFDATDIR |= 0x0004;

interrupt void Test3(void)
{
}

interrupt void Test4(void)
{
}

interrupt void Test5(void)
{
}

interrupt void XINT2(void) /* ADCInterrupt, external interrupt pin in high-priority mode */
{
}
int Display_Letter(int Col, int Row)
{
    *PADATDIR |= 0x0028;
    *PBDATDIR = 0xFF0F + 16*Col;
    *PADATDIR &= 0xFFFD;
    *PADATDIR |= 0x0020;
    *PBDATDIR = 0xFF05 + 16*Row;
    *PADATDIR &= 0xFFFD;
}

/* Set_LCD_Position(int line, int pos)
{
    /* Set DDRAM */
    /*
    *PADATDIR &= 0xFFC7;
    *PADATDIR |= 0x0020;
    if (line==2) *PBDATDIR = 0xFFCF;
    else *PBDATDIR = 0xFF8F;
    
    *PADATDIR &= 0xFFDF;
    *PADATDIR |= 0x0020;
    *PBDATDIR = OxFFOF + 16*pos;
    */
}

/*-------------------------------------------------------------------
starting of main program
-------------------------------------------------------------------*/

void main(void)
{

/*-------------------------------------------------------------------
interrupt setup
-------------------------------------------------------------------*/

*MCRA |= 0xOFCE; /*I/O Mux Control Register A (MCRA), set the six PWM output */
/*
bit 15 0: 0=IOPB7, 1=TCLKINA
bit 14 0: 0=IOPB6, 1=TDIRA
bit 13 0: 0=IOPB5, 1=T2PWM/T2CMP
bit 12 0: 0=IOPB4, 1=T1PWM/T1CMP
bit 11 1: 0=IOPB3, 1= P WM6
bit 10 1: 0=IOPB2, 1= P WM5
bit 9 1: 0=IOPB1, 1= P WM4
bit 8 1: 0=IOPB0, 1= P WM3
bit 7 1: 0=IOPA7, 1= P WM2
bit 6 1: 0=IOPA6, 1= P WM1
bit 5 0: 0=IOPA5, 1= CAP3
bit 4 0: 0=IOPA4, 1=CAP2/QEP2
bit 3 0: 0=IOPA3, 1=CAP1/QEP1
bit 2 0: 0=IOPA2, 1=XINT1
bit 1 0: 0=IOPA1, 1=SCIRXD
bit 0 0: 0=IOPAO, 1=SCITXD
*/

*SCSR1 = 0x00AC; /*Configure the System Control and Status Registers 1*/
/*
bit 15 0: reserved
bit 14 0: CLKOUT = CPUCLK
bit 13-12 00: IDLE1 selected for low-power mode
bit 11-9 000: PLL x4 mode
*/
PLL_C_code.c

bit 8  0:  reserved
bit 7  1:  1 = enable ADC module clock
bit 6  0:  1 = enable SCI module clock
bit 5  1:  1 = enable SPI module clock
bit 4  0:  1 = enable CAN module clock
bit 3  1:  1 = enable EVB module clock
bit 2  1:  1 = enable EVA module clock
bit 1  0:  reserved
bit 0  0:  clear the ILLADR bit

/*
  *IMR = Ox0022;  /* enable desired core interrupts */
/*
  * bit 15-6  0:  Reserved. These bits are always read as zeros.
  * bit 5    1:  INT6. interrupt 6 mask. This bit masks or unmasks interrupt
  *            connected to interrupt level INT6.
  * bit 4    0:  INT5. interrupt 5 mask. This bit masks or unmasks interrupt
  *            connected to interrupt level INT5.
  * bit 3    0:  INT4. interrupt 4 mask. This bit masks or unmasks interrupt
  *            connected to interrupt level INT4.
  * bit 2    0:  INT3. interrupt 3 mask. This bit masks or unmasks interrupt
  *            connected to interrupt level INT3.
  * bit 1    1:  INT2. interrupt 2 mask. This bit masks or unmasks interrupt
  *            connected to interrupt level INT2.
  * bit 0    0:  INT1. interrupt 1 mask. This bit masks or unmasks interrupt
  */

*IFR = Ox003F;  /* clear any pending core interrupts by writing 1*/
/*
  * bit 15-6  0:  Reserved. These bits are always read as zeros.
  * bit 5    1:  INT6. interrupt 6 flag. This bit is the flag for interrupts
  *            connected to interrupt level INT6.
  * bit 4    1:  INT5. interrupt 5 flag. This bit is the flag for interrupts
  *            connected to interrupt level INT5.
  * bit 3    1:  INT4. interrupt 4 flag. This bit is the flag for interrupts
  *            connected to interrupt level INT4.
  * bit 2    1:  INT3. interrupt 3 flag. This bit is the flag for interrupts
  *            connected to interrupt level INT3.
  * bit 1    1:  INT2. interrupt 2 flag. This bit is the flag for interrupts
  *            connected to interrupt level INT2.
  * bit 0    1:  INT1. interrupt 1 flag. This bit is the flag for interrupts
  *            connected to interrupt level INT1.
  */

*EVAIMRA = Ox0200;  /*Interrupt mask register A*/
/*
  * bits 15-11 0:  Reserved. Reads return zero; writes have no effect.
  * bit 10  0:  TIOFIN T ENABLE; 0 Disable; 1 Enable
  * bit 9   1:  T1UFINT ENABLE; 0 Disable; 1 Enable
  * bit 8   0:  TICINT ENABLE; 0 Disable; 1 Enable
  * bit 7   0:  T1PINT ENABLE; 0 Disable; 1 Enable
  * bits 6-4 0:  Reserved. Reads return zero; writes have no effect.
  * bit 3   0:  CMP3INT ENABLE; 0 Disable; 1 Enable
  * bit 2   0:  CMP2INT ENABLE; 0 Disable; 1 Enable
  * bit 1   0:  CMP1INT ENABLE; 0 Disable; 1 Enable
  * bit 0   0:  PDPINTA ENABLE. This is enabled (set to 1) following
  *             reset. 0 Disable; 1 Enable
  */

/** Enable global interrupts **/
asm(" clrc INTM");  /* enable global interrupts */
/*-----------------------------------------------*/

SPI port setup for DAC coms

-----------------------------------------------

*SPICCR &= Ox00C7; /*Serial Peripheral Interface Configuration Control
Register(SPICCR)*/
/*
bit 7  1:  SPI SW RESET. SPI Software Reset.
0      Initializes the SPI operating flags to
the reset condition.

the next character.

bit 6 1; CLOCK POLARITY. Shift Clock Polarity.

input on falling edge.

input on rising edge.

bits 5-4 00; Reserved. Reads return zero; writes have no effect.

bits 3-0 0111; SPI CHAR3-SPI CHAR0. Character Length Control Bits 3-0. These determine the number of bits to be shifted in one shift sequence.

or out as a single character during

by the bit values.

PLL_C_code.c

1 SPI is ready to transmit or receive

0 Data is output on rising edge and

0 Data is output on falling edge and

bits 5-4

1 Data is output on falling edge and

Reserved. Reads return zero; writes have no effect.

bits 3-0

or out as a single character during

by the bit values.

Table 9-3 lists the character length selected

bit 15 1: O=reserved, 1=TMS2 (always write as 1)

bit 14 1: O=reserved, 1=TMS (always write as 1)

bit 13 1: O=reserved, 1=TD0 (always write as 1)

bit 12 1: O=reserved, 1=TDI (always write as 1)

bit 11 1: O=reserved, 1=TK (always write as 1)

bit 10 1: O=reserved, 1=EMU1 (always write as 1)

bit 9 1: O=reserved, 1=EMU0 (always write as 1)

bit 8 0: 0=IOPD0, 1=XINT2/ADCSOC

bit 7 0: 0=IOPC7, 1=CANTX

bit 6 0: 0=IOPC6, 1=CANRX

bit 5 0: 0=IOPC5, 1=SPICLK

bit 4 1: 0=IOPC4, 1=SPISTE

bit 3 1: 0=IOPC3, 1=SPISOMI

bit 2 1: 0=IOPC2, 1=SPISIMO

bit 1 0: 0=IOPC1, 1=BIO*

bit 0 0: 0=IOPC0, 1=W/R*

/*

SPI SW RESET. SPI Software Reset.

0 Initializes the SPI operating flags to

1 SPI is ready to transmit or receive

CLOCK POLARITY. Shift Clock Polarity.

0 Data is output on rising edge and

1 Data is output on falling edge

Reserved. Reads return zero; writes have no effect.

SPI CHAR3-SPI CHAR0. Character Length Control Bits 3-0. These determine the number of bits to be shifted in one shift sequence.

Table 9-3 lists the character length selected

/*

Register(SPICCR)*/

*/
/*SPICTL = 0x0006; 
*Register(SPICTL)*/

*SPIBRR |= 0x0003; /*Serial Peripheral Interface Baud Rate Register*/

*SPICCR |= 0x0080; /*Serial Peripheral Interface Configuration Control

#define PLL_C_code.c /*Serial Peripheral Interface Operation Control

Reserved. Reads return zero; writes have no effect.

bit 4
Setting this bit causes an interrupt (SPISTS.7) interrupts

bit 3
depending on the CLOCK POLARITY

bit 2
MASTER/SLAVE.

bit 1
TALK.

bit 0
SPI INT ENA.

бит 7
Reserved. Reads return zero; writes have no effect.

bits 6-0 000/0011 SPI BIT RATE 6-SPI BIT RATE 0. SPI Bit Rate (Baud)

The bit transfer rate if the SPI is data-transfer rates (each a function selected. One data bit is shifted per clock output on the SPICLK pin.) If the SPI is a network slave, the frequency of the input slave SPI's SPICLK signal divided by 4. In master mode, the SPI clock is SPICLK pin. The SPI baud rates are determined by the following formula:(see datasheet page 9-23)

SPI SW RESET. SPI Software Reset.

the reset condition.

the next character.

CLOCK POLARITY. Shift Clock Polarity.

Data is output on rising edge and
input on falling edge.

and input on rising edge.

bits 5-4 00; Reserved. Reads return zero; writes have no effect.

bits 3-0 0000; SPI CHAR3-SPI CHAR0. Character Length Control Bits 3-0. These four bits or out as a single character during determine the number of bits to be shifted in one shift sequence. Table 9-3 lists the character length selected by the bit values.

*PCDATDIR |= 0x2020; /*Port C Data and Direction Control Register (PCDATDIR)*/

/*
bits 15-8 0010-0000;
input
output
bits 7-0 0010-0000;
IOPCn
If CnDIR = 0, then:
0 Configure corresponding pin as an input
1 Configure corresponding pin as an output
If CnDIR = 1, then:
0 Set corresponding I/O pin
1 Set corresponding I/O pin
*/

/*------------------------------------------------------------------------------------
 registers for IOPF2 code-timer
-----------------------------------------------------------------------------------------------*/

*MCRC &= 0x0000; /*I/O Mux Control Register C (MCRC)*/

/*
bit 15 0: reserved
bit 14 0: 0=IOPF6, 1=TCLKINB
bit 13 0: 0=IOPF5, 1=TDIRB
bit 12 0: 0=IOPF4, 1=T4PWM/T4CMP
bit 11 0: 0=IOPF3, 1=T3PWM/T3CMP
bit 10 0: 0=IOPF2, 1=CAP6
bit 9 0: 0=IOPF1, 1=CAP5/QEP4
bit 8 0: 0=IOPF0, 1=CAP4/QEP3
bit 7 0: 0=IOPF7, 1=CAP4/QEP3
bit 6 0: 0=IOPF6, 1=PWM12
bit 5 0: 0=IOPF5, 1=PWM11
bit 4 0: 0=IOPF4, 1=PWM10
bit 3 0: 0=IOPF3, 1=PWM9
bit 2 0: 0=IOPF2, 1=PWM8
bit 1 0: 0=IOPF1, 1=PWM7
bit 0 0: 0=IOPF0, 1=CLKOUT
*/

*PFDATDIR |= 0x0404; /*Port F Data and Direction Control Register (PFDATDIR)*/

/*
bit 15 0;
bits 14-8 000-0100;
FnDIR 0 Configure corresponding pin
SEQ2 operate as two
operate as a single

bit 3
input channel

CAL operate as a single
bit 3
input channel

bit 2
allows a reference
mode.

bit 1
enabled (STEST ENA = 1),
connected. In
reference source
operating mode,

bit 0

*/

*/ADCTRL2 = 0x0000; /*ADC control register 2*/

PLL_C_code.c

0 Dual-sequencer mode. SEQ1 and

1 Cascaded mode. SEQ1 and SEQ2

16-state sequencer (SEQ).

CAL ENA. Offset calibration enable
When set to 1, CAL ENA disables the
multiplexer, and connects the
selected by the bits HI/LO and BRG ENA
inputs. The calibration conversion can
by setting bit 14 of ADCTRL2 register
Note that CAL ENA should be set to 1
STRT CAL bit can be used. Note: This
set to 1 if STEST ENA = 1
0 Calibration mode disabled
1 Calibration mode enabled

BRG ENA. Bridge enable
Together with the HI/LO bit, BRG ENA
voltage to be converted in calibration
See the description of the HI/LO bit
voltage selections during
voltage is applied to the ADC input 1
voltage is applied to the ADC input

HI/LO. VREFHI/VREFLO selection
When the fail self-test mode is
HI/LO defines the test voltage to be be
 calibration mode, HI/LO defines the
polarity; see Table 7-5. In normal
HI/LO has no effect.
0 VREFLO is used as precharge
1 VREFHI is used as precharge

STEST ENA. Self-test function enable
0 Self-test mode disabled
1 Self-test mode enabled

*/
as an input
as an output
bit 7 0;
Bits 6-0 000-0100; IOPFn
pin is read as a low
pin is read as a high
I/O pin low
I/O pin high
/*
*/

/*------------------------------------------------------------------------------------*/

registers for ADC

*ADCTRL1 = 0x0FD0; /*ADC control register 1*/
/*
bit 15 0; Reserved
bit 14 0; RESET.
then set back to 0 by ADC logic)
bits 13, 12 00; SOFT and FREE. Soft and Free bits
Soft Free
0 0
1 Resets entire ADC module (bit is
Immediate stop on suspend
Complete current conversion before stopping
run, continue operation regardless of suspend
bits 11-8 1111; ACQ PS3 - ACQ PS0. Acquisition time window - prescale
The prescale values are defined in Table
7-3 and Table 7-4.
bit 7 1; CPS. Conversion clock prescale
This bit defines the ADC conversion
0 Fclk = CLK/1
1 Fclk = CLK/2
CLK = CPU clock frequency
bit 6 1; CONT RUN. Continuous run
0 Start-stop mode.
1 Continuous conversion mode.
bit 5 0; INT PRI. ADC interrupt request priority
0 High priority
1 Low priority
bit 4 1; SEQ CASC. Cascaded sequencer operation
This bit determines whether SEQ1 and
as two 8-state sequencers or as a
sequencer (SEQ).
chapter 6, Event Manager (EV),

bit 14 0; Sequencer1/Start Calibration (Bit 3 of ADCTRL1) = 0
reset the sequencer "pretriggered" trigger at CONVOO.
sequence will be aborted.

sequencer to state CONVOO
3 of ADCTRL1) = 1
begin the converter calibration process

bit 13 0; trigger for can be set by the following
this bit
in cascaded mode) ADCSOC pin)

bit 12 0; (i.e., waiting for trigger) is in progress bits 11-10 00; control for SEQ1

bit 9 0; for SEQ1 interrupt event must be cleared by the

has occurred.

bit 8 0; bit for SEQ1 started by EVA trigger.
started by Event Manager A trigger.
programmed to start a conversion on various Manager (EV), for details.

bit 7 0; start-of-conversion bit for SEQ1

PLL_C_code.c

for details.

RST SEQ1 / STRT CAL. Reset
Case: Calibration Disabled Writing a 1 to this bit will immediately to an initial state, i.e., waiting for a A currently active conversion 0 No action 1 Immediately reset
Case: Calibration Enabled (Bit writing a 1 to this bit will calibration process. 0 No action 1 Immediately start

SOC SEQ1. Start-of-conversion (SOC) Sequencer 1 (SEQ1). This bit triggers: " S/W" Software writing a 1 to " EVA" Event Manager A " EVB" Event Manager B (only " External pin (i.e., the

SEQ1 BSY. SEQ1 Busy 0 Sequencer is Idle 1 Conversion sequence

INT ENA SEQ1. Interrupt-mode-enable

INT FLAG SEQ1. ADC interrupt flag bit This bit indicates whether an has occurred or not. This bit user writing a 1 to it. 0 No interrupt event 1 An interrupt event

EVA SOC SEQ1. Event Manager A SOC mask 0 SEQ1 cannot be 1 Allows SEQ1/SEQ to be The Event Manager can be events. See chapter 6, Event

EXT SOC SEQ1. External signal
enables an ADC autoconversion
started by a signal from the ADCSOC

bit 6
SEQ2 to an initial "pretriggered"
for a trigger at CONV08.
conversion sequence will be aborted.

bit 5
for sequencer 2 (SEQ2)
dual-sequencer mode; ignored in cascaded mode.)
following triggers:
to this bit

bit 4
the ADC autoconversion
cleared when the conversion sequence is complete.
(i.e., waiting for trigger).
is in progress.

bits 3-2
control for SEQ2

bit 1
for SEQ2
has occurred.

bit 0
by EVB trigger.
started by Event Manager B trigger.
be programmed to start a conversion

chapter 6, Event Manager (EV), for details.

/*
*MAXCONV = 0x0008; /*Maximum Conversion Channels Register
*/

/*
bits 15-7 0000-0000-00; Reserved
bits 6-0 00-1000; MAX CONVn. MAX CONVn bit field defines the
maximum number of conversions executed
in an autoconversion
their operation vary
modes (dual/cascaded).
CONV1_2 - 0 are used.
CONV2_2 - 0 are used.
CONV1_3 - 0 are used.
always starts with the sequentially until the result buffer is filled in of conversions between programmed for a session.
*/

/* CHSELSEQ1 = 0x0001; */

/*------------------------------------------------------------------------------------*/
--------------------------------------------------
registrers for PWM generation
------------------------------------------------------------------------------------*/

/*MCRA |=0x0FC0;
/*
bit 15 0: 0=IOPB7, 1=TCLKINA
bit 14 0: 0=IOPB6, 1=TDIRA
bit 13 0: 0=IOPB5, 1=T2PWM/T2CMP
bit 12 0: 0=IOPB4, 1=T1PWM/T1CMP
bit 11 1: 0=IOPB3, 1=PWM6
bit 10 1: 0=IOPB2, 1=PWM5
bit  9 1: 0=IOPB1, 1=PWM4
bit  8 1: 0=IOPB0, 1=PWM3
bit  7 1: 0=IOPA7, 1=PWM2
bit  6 1: 0=IOPA6, 1=PWM1
bit  5 0: 0=IOPA5, 1=CAP3
bit  4 0: 0=IOPA4, 1=CAP2/QEP2
bit  3 0: 0=IOPA3, 1=CAP1/QEP1
bit  2 0: 0=IOPA2, 1=XINT1
bit  1 0: 0=IOPA1, 1=SCIRXD
bit  0 0: 0=IOPA0, 1=SCITXD
*/

*ACTRA = 0x0666;/*Compare Action Control Register A (ACTRA)*/
/*
bit 15
 0;  SVRDIR. Space vector PWM rotation
direction. Used only in space vector PWM output generation.
 0 Positive (CCW)
 1 Negative (CW)
bits 14-12
 000;  D2-D0. Basic space vector bits. Used only in space vector PWM output generation.
bits 11-10
 01;  CMP6ACT1-0. Action on compare output pin 6, CMP6.
    00 Forced low
    01 Active low
    10 Active high
    11 Forced high
bits  9-8
 10;  CMP5ACT1-0. Action on compare output pin 5, CMP5.
    00 Forced low
    01 Active low
    10 Active high
    11 Forced high
*/
PLL_C_code.c

bits 7-6
CMP4. 01;  CMP4ACT1-0. Action on compare output pin 4,
00 Forced low
01 Active low
10 Active high
11 Forced high

bits 5-4
CMP3. 10;  CMP3ACT1-0. Action on compare output pin 3,
00 Forced low
01 Active low
10 Active high
11 Forced high

bits 3-2
CMP2. 01;  CMP2ACT1-0. Action on compare output pin 2,
00 Forced low
01 Active low
10 Active high
11 Forced high

bits 1-0
CMP1. 10;  CMP1ACT1-0. Action on compare output pin 1,
00 Forced low
01 Active low
10 Active high
11 Forced high

/*@
 *DBTCON = 0x0AE0; */

*DBTCONA = 0;  /*Dead-Band Timer Control Registers A(DBTCONA) no need - set on driver board */

/*@
bits 15-12
0000; Reserved. Reads return zero; writes have no effect.

bits 11-8
0000; DBT3 (MSB)-DBTO (LSB). Dead-band timer period. These define the period value of the three timers.

bits 4-2
0000; DBTPS2 to DBTPSO. Dead-band timer prescaler.
000 x/1
001 x/2
010 x/4
011 x/8
100 x/16
101 x/32
110 x/32
111 x/32

x = Device (CPU) clock
bits 1-0
effect. */

*CMPR\textsubscript{1} = 0;
*CMPR\textsubscript{2} = 0;
*CMPR\textsubscript{3} = 0;

*COMCON\textsubscript{A} = 0x0300; /*Compare Control Register A (COMCON\textsubscript{A})*/

PLL\_c\_code.c
Reserved. Reads return zero; writes have no effect.

/*

bit 15
All shadowed registers
transparent

bit 14-13
underflow
T\textsubscript{IPR} (that is, on
unpredictable
bit 12
mode
bits 11-10
reload condition.
T\textsubscript{IPR} (on underflow or

bit 9
clears
high-impedance state;
high-impedance state;
bit 8
status of
applicable to 240XA devices
and returns a zero
bits 7-0
Reserved. Read returns zero; writes have no effect.

*/

*COMCON\textsubscript{A} = 0x8300; /*Compare Control Register A (COMCON\textsubscript{A})*/
bits 14-13 00;  

CLD1, CLD0. Compare register CMPRx reload condition.  
00 When T1CNT = 0 (that is, on underflow)
01 When T1CNT = 0 or T1CNT = 1
10 Immediately
11 Reserved; result is unpredictable

bit 12 0;  

SVENABLE. Space vector PWM mode enable.  
0 Disables space vector PWM
1 Enables space vector PWM mode

bits 11-10 00;  

ACTRLD1, ACTRLD0. Action control register  
00 When T1CNT = 0 (on underflow)
01 When T1CNT = 0 or T1CNT = 1
10 Immediately
11 Reserved

bit 9 1;  

FCOMPOE. Compare output enable. Active PDPINTA this bit to zero.  
0 PWM output pins are in high-impedance state;  
1 PWM output pins are not in high-impedance state;

bit 8 1;  

PDPINTA STATUS. This bit reflects the current status of applicable to 240xA devices and returns a zero  
that is, they are disabled  
that is, they are enabled

bits 7-0 0000-0000;  

Reserved. Read returns zero; writes have no effect.

*/

swfr = 2048;  
*T1PR = swfr; /* timer period register, Period = 2048*25nsec*2 = 102usec; freq 10kHz */  
*T1CNT = 0x00; /* timer1 Counter registers: This register stores the current value of the counter and keeps incrementing or decrementing depending on the direction of counting*/  
*T1CON = 0x8802; /* Timer 1 control register, up/down continuous mode */  

/* bits 15-14 10;  

00 Stop immediately on emulation suspend  
01 Stop after current timer period is complete on emulation suspend  
10 Operation is not affected by emulation suspend  
11 Operation is not affected by emulation suspend

bit 13 0;  

Reserved. Reads return zero, writes have no effect.
bits 12-11  01;
bits 10-8  000;

frequency

bit 7  0;
T2SWT1. Start GP timer 2 with
bit is reserved in

is T4SWT3. Start GP timer 4 with
bit is reserved in

case of EVA) or T3CON
and disable operation ignoring
bit 6  0;
timer is put in hold
reset)

bits 5-4  00;

2/Timer 4) 1/Timer 3) = 0

bits 3-2  00;
Condition.
equals period register value

bit 1  1;
operation

bit 0  0;
SELT1PR (Period
T2CON, the period register
ignoring the period

T2SWT1. In the case of EVA, this bit is
(GP timer 2 start with GP timer 1.)
GP timer 1's timer enable bit. This
T1CON.
T4SWT3. In the case of EVB, this bit
(GP timer 4 start with GP timer 3.)
GP timer 3's timer enable bit. This
T3CON.
0 Use own TENABLE bit
1 Use TENABLE bit of T1CON (in
(in case of EVB) to enable
own TENABLE bit

TENABLE. Timer enable.
0 Disable timer operation (the
and the prescaler counter is
1 Enable timer operations

TCLKS1, TCLKS0. Clock Source Select.
5-4 Source
0 0 Internal
0 1 External
1 0 Reserved
1 1 QEP Circuit† (in case of Timer
Reserved (in case of Timer
+ This option is valid only if SELT1PR

TCLD1, TCLD0. Timer Compare Register Reload
00 When counter is 0
01 When counter value is 0 or
10 Immediately
11 Reserved

TECMPR. Timer compare enable.
0 Disable timer compare
1 Enable timer compare operation

SELT1PR. In the case of EVA, this bit is
register select). When set to 1 in
of Timer 1 is chosen for Timer 2 also,
reserved bit in T1CON.
is SELT3PR (Period
T4CON, the period
Timer 4 also, ignoring
bit is a reserved
1 Use T1PR
EVB) as period
*/

period = 6250;
*T2PR = period; /* Period = 6250*25nsec*128 = 20msec or 50Hz */
*T2CNT = 0x0;
*T2CON = 0x9702; /* set in cont up, and set clock prescaler to 128 */

/* bits 15-14 10; Free, Soft. Emulation control bits.
   00 Stop immediately on emulation suspend
   01 Stop after current timer period is complete on emulation suspend
   10 Operation is not affected by emulation suspend
   11 Operation is not affected by emulation suspend
bits 13 effect. 0;

bits 12-11 10; TMODE1-TMODE0. Count Mode Selection.
   00 Stop/Hold
   01 Continuous-Up/-Down Count Mode
   10 Continuous-Up Count Mode
   11 Directional-Up/-Down Count Mode

bits 10-8 111; TPS2-TPS0. Input Clock Prescaler.
   000 x/1 100 x/16
   001 x/2 101 x/32
   010 x/4 110 x/64
   011 x/8 111 x/128
   x = device (CPU) clock

frequency

bits 7 0; T2SWT1. In the case of EVA, this bit is
Start GP timer 2 with
bit is reserved in
is T4SWT3.
Start GP timer 4 with
bit is reserved in

case of EVA) or T3CON
and disable operation ignoring
bit 6 0;

TENABLE. Timer enable.
0 Disable timer operation (the
timer is put in hold
reset)

bits 5-4 00;

TCLKS1, TCLKS0. Clock Source Select.
5-4 Source
0 0 Internal
0 1 External
1 0 Reserved
1 1 QEP Circuit† (in case of Timer
Reserved (in case of Timer
+ This option is valid only if SELT1PR

2/Timer 4)

1/Timer 3)
= 0

bits 3-2
= 00;
Condition.
equals period register value

bit 1
operation
1;

bit 0
SELT1PR (Period
T2CON, the period register
ignoring the period
reserved bit in T1CON.
is SELT3PR (Period
T4CON, the period
Timer 4 also, ignoring
bit is a reserved
1 Use T1PR
EVB) as period

PLLC_code.c
and the prescaler counter is
1 Enable timer operations

TCLDO. Timer Compare Register Reload
00 When counter is 0
01 When counter value is 0 or
10 Immediately
11 Reserved

TECMPR. Timer compare enable.
0 Disable timer compare
1 Enable timer compare operation

SELT1PR. In the case of EVA, this bit is
register select). When set to 1 in
of Timer 1 is chosen for Timer 2 also,
EVA, this bit is
in the case of EVB, this bit
of Timer 2. This bit is a
in T1CON.
SLET3PR. In the case of EVB, this bit
register of Timer 2. This bit is a
in T3CON.0 Use own period register
T4CON, the period
Timer 4 also, ignoring
bit is a reserved
1 Use T1PR
EVB) as period

v
v

T1CON = 0x8842; /* start the clock */

bit 15-14 10: Operation is not affected by emulation suspend
bit 13 0: reserved
bit 12-11 01: 01 = continuous-up/down count mode
bit 10-8 000: 000 = x/1 prescaler
bit 7 0: reserved in T1CON
bit 6 1: TENABLE, 1 = enable timer
bit 5-4 00: 00 = CPUCLK is clock source
bit 3-2 00: 00 = reload compare reg on underflow
bit 1 1: 1 = enable timer compare
bit 0 0: reserved in T1CON

T2CON = 0x9742;

bit 15-14 10: stop immediately on emulator suspend
bit 13 0: reserved
bit 12-11 10: 10 = continuous-up count mode
bit 10-8 111: 111 = x/128 prescaler
bit 7 0: T2SWT1, 0 = use own TENABLE bit
bit 6 1: TENABLE, 1 = enable timer
PLL_C_code.c

bit 5-4  00:  00 = CPUCLK is clock source
bit 3-2  00:  00 = reload compare reg on underflow
bit 1    1:  1 = enable timer compare
bit 0    0:  SELT1PR, 0 = use own period register

/*****************************************************************************************/
assign value to constant

PWD2 = 0;
PWD1 = 0;
PWD0 = 0;

/*******************************************************************************/
/** DC bus voltage variable initialization**************************************/
DCBusSum = 0;
DCBusAvg = 0;

/*******************************************************************************/
/** PLL Variables initialization***********************************************/
err_k_pll = 0;
err_k_pll = 0;
U_k_pll = 0;
U_pll = 0;
Y_k_pll = 0;
Y_pll = 0;
Step_point.PLL = 0;
Fdbck.PLL = 0;
theta_pll_diff = 0;
U_pll_max = 32767;
U_pll_min = -32766;

for (;;)
{
}
}
APPENDIX K

K Net Present Value and Break-Even results
Scenario 2: b) Demand charge started at R269 at begin of the project.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Initial Investment:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Inverter</td>
<td>-R 100,000.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>Battery</td>
<td>-R 1,200,000.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>Battery Maintenance</td>
<td>R 0.00</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
<td>-R 3,818.18</td>
</tr>
<tr>
<td>Installation fees</td>
<td>-R 20,000.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>Transformer</td>
<td>-R 15,000.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>Transportation</td>
<td>-R 15,000.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>Cabling</td>
<td>-R 3,000.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>Battery Recovery Value</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
<td>R 0.00</td>
</tr>
<tr>
<td>100kVA Yearly Saving</td>
<td>R 0.00</td>
<td>R 322,800.00</td>
<td>R 334,130.28</td>
<td>R 345,858.25</td>
<td>R 357,997.88</td>
<td>R 370,563.60</td>
<td>R 383,570.39</td>
<td>R 397,033.71</td>
<td>R 410,969.59</td>
<td>R 425,394.62</td>
<td>R 440,325.97</td>
<td>R 455,781.41</td>
<td>R 471,779.34</td>
</tr>
<tr>
<td>Total Cash Flow</td>
<td>-R 1,353,000.00</td>
<td>R 318,981.82</td>
<td>R 330,312.10</td>
<td>R 342,040.07</td>
<td>R 354,179.70</td>
<td>R 366,745.42</td>
<td>R 379,752.21</td>
<td>R 393,215.53</td>
<td>R 407,151.41</td>
<td>R 421,576.44</td>
<td>R 436,507.79</td>
<td>R 451,965.16</td>
<td>R 468,757.28</td>
</tr>
<tr>
<td>Present Value (PV)</td>
<td>-R 1,353,000.00</td>
<td>R 289,983.47</td>
<td>R 272,085.21</td>
<td>R 256,979.77</td>
<td>R 241,909.50</td>
<td>R 227,720.05</td>
<td>R 214,360.22</td>
<td>R 201,781.74</td>
<td>R 189,039.14</td>
<td>R 178,789.56</td>
<td>R 168,292.65</td>
<td>R 158,410.36</td>
<td>R 147,717.85</td>
</tr>
<tr>
<td>Net Present Value</td>
<td>R 1,212,869.52</td>
<td>R 1,063,016.53</td>
<td>R 790,031.32</td>
<td>R 533,051.55</td>
<td>R 291,142.05</td>
<td>R 63,422.00</td>
<td>R 150,938.22</td>
<td>R 352,719.96</td>
<td>R 542,659.10</td>
<td>R 721,448.66</td>
<td>R 889,741.31</td>
<td>R 1,048,151.67</td>
<td>R 1,212,869.52</td>
</tr>
<tr>
<td>Break-Even</td>
<td>-R 1,048,151.67</td>
<td>R 1,212,869.52</td>
<td>R 1,048,151.67</td>
<td>R 1,212,869.52</td>
<td>R 1,048,151.67</td>
<td>R 1,212,869.52</td>
<td>R 1,048,151.67</td>
<td>R 1,212,869.52</td>
<td>R 1,048,151.67</td>
<td>R 1,212,869.52</td>
<td>R 1,048,151.67</td>
<td>R 1,212,869.52</td>
<td>R 1,048,151.67</td>
</tr>
</tbody>
</table>